电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT723646

产品描述CMOS TRIPLE BUS SyncFIFO WITH BUS-MATCHING
文件大小327KB,共35页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 选型对比 全文预览

IDT723646概述

CMOS TRIPLE BUS SyncFIFO WITH BUS-MATCHING

文档预览

下载PDF文档
CMOS TRIPLE BUS SyncFIFO
TM
WITH BUS-MATCHING
256 x 36 x 2, 512 x 36 x 2
1,024 x 36 x 2
FEATURES:
IDT723626
IDT723636
IDT723646
Memory storage capacity:
IDT723626 – 256 x 36 x 2
IDT723636 – 512 x 36 x 2
IDT723646 – 1,024 x 36 x 2
Clock frequencies up to 83 MHz (8ns access time)
Two independent FIFOs buffer data between one bidirectional
36-bit port and two unidirectional 18-bit ports (Port C receives
and Port B transmits)
18-bit (word) and 9-bit (byte) bus sizing of 18 bits (word) on
Ports B and C
Select IDT Standard timing (using
EFA, EFB, FFA,
and
FFC
flag
functions) or First Word Fall Through Timing (using ORA, ORB,
IRA, and IRC flag functions)
Programmable Almost-Empty and Almost-Full flags; each has
three default offsets (8, 16 and 64)
Serial or parallel programming of partial flags
Big- or Little-Endian format for word and byte bus sizes
Master Reset clears data and configures FIFO, Partial Reset
clears data but retains configuration settings
Mailbox bypass registers for each FIFO
Free-running CLKA, CLKB and CLKC may be asynchronous or
coincident (simultaneous reading and writing of data on a single
clock edge is permitted)
Auto power down minimizes power dissipation
Available in a space-saving 128-pin Thin Quad Flatpack (TQFP)
Industrial temperature range (–40°C to +85°C) is available
°
°
DESCRIPTION:
The IDT723626/723636/723646 is a monolithic, high-speed, low-
power, CMOS Triple Bus synchronous (clocked) FIFO memory which
supports clock frequencies up to 83 MHz and has read access times as fast as
FUNCTIONAL BLOCK DIAGRAM
MBF1
Mail 1
Register
Output Bus-
Matching
Input
Register
Output
Register
Port-A
Control
Logic
18
CLKA
CSA
W/RA
ENA
MBA
MRS1
PRS1
B
0
-B
17
36
RAM ARRAY
256 x 36
512 x 36
1,024 x 36
36
FIFO1,
Mail1
Reset
Logic
36
Write
Pointer
Read
Pointer
Status Flag
Logic
Port-B
Control
Logic
CLKB
RENB
CSB
MBB
SIZEB
FFA/IRA
AFA
SPM
FS0/SD
FS1/SEN
A
0
-A
35
EFA/ORA
AEA
FIFO1
EFB/ORB
AEB
Common
Port
Control
Logic
(B and C)
Programmable Flag
Offset Registers
10
FIFO2
Timing
Mode
BE
Status Flag
Logic
Read
Pointer
Write
Pointer
FIFO2,
Mail2
Reset
Logic
Input Bus-
Matching
Input
Register
18
FWFT
FFC/IRC
AFC
MRS2
PRS2
36
Output
Register
36
RAM ARRAY
256 x 36
512 x 36
1,024 x 36
36
C
0
-C
17
CLKC
WENC
MBC
SIZEC
Mail 2
Register
MBF2
Port-C
Control
Logic
3271 drw01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
1
©
2001 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
AUGUST 2001
DSC-3271/3

IDT723646相似产品对比

IDT723646 IDT723626 IDT723626L12PF IDT723626L15PF IDT723636 IDT723636L12PF IDT723636L15PF IDT723646L12PF IDT723646L15PF
描述 CMOS TRIPLE BUS SyncFIFO WITH BUS-MATCHING CMOS TRIPLE BUS SyncFIFO WITH BUS-MATCHING CMOS TRIPLE BUS SyncFIFO WITH BUS-MATCHING CMOS TRIPLE BUS SyncFIFO WITH BUS-MATCHING CMOS TRIPLE BUS SyncFIFO WITH BUS-MATCHING CMOS TRIPLE BUS SyncFIFO WITH BUS-MATCHING CMOS TRIPLE BUS SyncFIFO WITH BUS-MATCHING CMOS TRIPLE BUS SyncFIFO WITH BUS-MATCHING CMOS TRIPLE BUS SyncFIFO WITH BUS-MATCHING

推荐资源

热门文章更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 38  952  2526  2793  1278  1  20  51  57  26 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved