电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V3577YSA85PFGI

产品描述128K X 36 CACHE SRAM, 7.5 ns, PQFP100
产品类别存储   
文件大小292KB,共22页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

IDT71V3577YSA85PFGI概述

128K X 36 CACHE SRAM, 7.5 ns, PQFP100

IDT71V3577YSA85PFGI规格参数

参数名称属性值
功能数量1
端子数量100
最小工作温度0.0 Cel
最大工作温度70 Cel
额定供电电压3.3 V
最小供电/工作电压3.14 V
最大供电/工作电压3.46 V
加工封装描述14 X 20 MM, PLASTIC, TQFP-100
each_compliYes
欧盟RoHS规范Yes
状态Active
ccess_time_max7.5 ns
jesd_30_codeR-PQFP-G100
jesd_609_codee3
存储密度4.72E6 bi
内存IC类型CACHE SRAM
内存宽度36
moisture_sensitivity_level3
位数131072 words
位数128K
操作模式SYNCHRONOUS
组织128KX36
包装材料PLASTIC/EPOXY
ckage_codeLQFP
包装形状RECTANGULAR
包装尺寸FLATPACK, LOW PROFILE
串行并行PARALLEL
eak_reflow_temperature__cel_260
qualification_statusCOMMERCIAL
seated_height_max1.6 mm
表面贴装YES
工艺CMOS
温度等级COMMERCIAL
端子涂层MATTE TIN
端子形式GULL WING
端子间距0.6500 mm
端子位置QUAD
ime_peak_reflow_temperature_max__s_30
length20 mm
width14 mm
dditional_featureFLOW-THROUGH ARCHITECTURE

文档预览

下载PDF文档
128K X 36, 256K X 18
3.3V Synchronous SRAMs
3.3V I/O, Flow-Through Outputs
Burst Counter, Single Cycle Deselect
Features
x
x
IDT71V3577S
IDT71V3579S
IDT71V3577SA
IDT71V3579SA
Description
The IDT71V3577/79 are high-speed SRAMs organized as
128K x 36/256K x 18. The IDT71V3577/79 SRAMs contain write, data,
address and control registers. There are no registers in the data output
path (flow-through architecture). Internal logic allows the SRAM to gen-
erate a self-timed write based upon a decision which can be left until the
end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V3577/79 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will flow-through from the
array after a clock-to-data access time delay from the rising clock edge of
the same cycle. If burst mode operation is selected (ADV=LOW), the
subsequent three cycles of output data will be available to the user on the
next three rising clock edges. The order of these three addresses are
defined by the internal burst counter and the
LBO
input pin.
The IDT71V3577/79 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Asynchronous
Synchronous
N/A
N/A
5280 tbl 01
x
x
x
x
x
x
x
128K x 36, 256K x 18 memory configurations
Supports fast access times:
Commercial:
– 7.5ns up to 117MHz clock frequency
Commercial and Industrial:
– 8.0ns up to 100MHz clock frequency
– 8.5ns up to 87MHz clock frequency
LBO
input selects interleaved or linear burst mode
GW
Self-timed write cycle with global write control (GW byte write
GW),
enable (BWE and byte writes (BW
BWE),
BWx)
BWE
BW
3.3V core power supply
Power down controlled by ZZ input
3.3V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array
Pin Description Summary
A
0
-A
17
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V3579.
1
©2005 Integrated Device Technology, Inc.
FEBRUARY 2005
DSC-5280/08
ISE VHDL 综合警告 增加2到3G Memory
编了一个大程序,3万行,可以仿真,但综合警告 增加2到3G Memory 是我的计算机要增加内存,还是FPGA板的Memory不够了呢? 这个警告很严重吗?我要怎么解决呢? 本帖最后由 timdong 于 2 ......
timdong FPGA/CPLD
免费申请TI 样片,晒单赢好礼!
活动详情>>免费申请TI 样片,晒单赢好礼! 活动时间:11月20日-12月31日 如何参与 1、免费样片申请:点击活动页面任意样片,成功申请3类以上芯片,即有机会获奖。2、申请成功样片后,以“ ......
EEWORLD社区 TI技术论坛
wince中usb驱动移植
由于wince4.2只支持USB1.0,所以想修改相关代码,使之支持USB2.0,听说wince5.0支持2.0,能不能把WINCE5.0里的USB2.0的驱动代码移植到WINCE4.2上?具体该如何修改呢?谢谢...
karachi 嵌入式系统
再请教vxworksk下 PPP的使用
在VXWORKS上层写个通信程序,再把组件里的PPP协议INCLUDE的吗? 今天做了一下实验,过路高人请请,再指点一下,谢谢,谢谢!! ^_^ 我的版本号是5.5 在usrAppInit.c中添加代码, 但未成功 ......
天天 实时操作系统RTOS
MSP430G2232 硬件I2C配置问题
MSP430G2232的实际寄存器和《MSP430x2xx Family User's Guide》( slau144j.pdf)这个系列用户手册中的描述完全不一样无法参考,导致在使用I2C通讯的时候不知道如何配置相关寄存器。 请问是 ......
cham 微控制器 MCU
DDS任意信号发生器
/*信号定义 inclock:时钟 control:控制产生波形的种类,为00,01,10,11时,分别产生正弦波、方波、三角波和锯齿波; i:控制读取时间间隔,调整频率 q_out:输出数据*/ module signal_gene(i ......
hewan601 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1930  1092  1521  207  1887  39  22  31  5  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved