电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V3577YSA85BQGI

产品描述128K X 36 CACHE SRAM, 7.5 ns, PQFP100
产品类别存储   
文件大小292KB,共22页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

IDT71V3577YSA85BQGI概述

128K X 36 CACHE SRAM, 7.5 ns, PQFP100

IDT71V3577YSA85BQGI规格参数

参数名称属性值
功能数量1
端子数量100
最小工作温度0.0 Cel
最大工作温度70 Cel
额定供电电压3.3 V
最小供电/工作电压3.14 V
最大供电/工作电压3.46 V
加工封装描述14 X 20 MM, PLASTIC, TQFP-100
each_compliYes
欧盟RoHS规范Yes
状态Active
ccess_time_max7.5 ns
jesd_30_codeR-PQFP-G100
jesd_609_codee3
存储密度4.72E6 bi
内存IC类型CACHE SRAM
内存宽度36
moisture_sensitivity_level3
位数131072 words
位数128K
操作模式SYNCHRONOUS
组织128KX36
包装材料PLASTIC/EPOXY
ckage_codeLQFP
包装形状RECTANGULAR
包装尺寸FLATPACK, LOW PROFILE
串行并行PARALLEL
eak_reflow_temperature__cel_260
qualification_statusCOMMERCIAL
seated_height_max1.6 mm
表面贴装YES
工艺CMOS
温度等级COMMERCIAL
端子涂层MATTE TIN
端子形式GULL WING
端子间距0.6500 mm
端子位置QUAD
ime_peak_reflow_temperature_max__s_30
length20 mm
width14 mm
dditional_featureFLOW-THROUGH ARCHITECTURE

文档预览

下载PDF文档
128K X 36, 256K X 18
3.3V Synchronous SRAMs
3.3V I/O, Flow-Through Outputs
Burst Counter, Single Cycle Deselect
Features
x
x
IDT71V3577S
IDT71V3579S
IDT71V3577SA
IDT71V3579SA
Description
The IDT71V3577/79 are high-speed SRAMs organized as
128K x 36/256K x 18. The IDT71V3577/79 SRAMs contain write, data,
address and control registers. There are no registers in the data output
path (flow-through architecture). Internal logic allows the SRAM to gen-
erate a self-timed write based upon a decision which can be left until the
end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V3577/79 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will flow-through from the
array after a clock-to-data access time delay from the rising clock edge of
the same cycle. If burst mode operation is selected (ADV=LOW), the
subsequent three cycles of output data will be available to the user on the
next three rising clock edges. The order of these three addresses are
defined by the internal burst counter and the
LBO
input pin.
The IDT71V3577/79 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Asynchronous
Synchronous
N/A
N/A
5280 tbl 01
x
x
x
x
x
x
x
128K x 36, 256K x 18 memory configurations
Supports fast access times:
Commercial:
– 7.5ns up to 117MHz clock frequency
Commercial and Industrial:
– 8.0ns up to 100MHz clock frequency
– 8.5ns up to 87MHz clock frequency
LBO
input selects interleaved or linear burst mode
GW
Self-timed write cycle with global write control (GW byte write
GW),
enable (BWE and byte writes (BW
BWE),
BWx)
BWE
BW
3.3V core power supply
Power down controlled by ZZ input
3.3V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array
Pin Description Summary
A
0
-A
17
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V3579.
1
©2005 Integrated Device Technology, Inc.
FEBRUARY 2005
DSC-5280/08
瑞萨R7F0C802 做的充电电流检测
本帖最后由 littleshrimp 于 2014-8-27 18:49 编辑 用瑞萨R7F0C802 做的充电电流检测电路,刚刚调试完,先上个图,过几个月再把资料整理好发上来。 169461 169462 169463 1694 ......
littleshrimp 瑞萨MCU/MPU
便携式应用中的有源电源管理
移动电话、智能电话、PDA以及媒体播放器等当今便携式消费类电子产品均拥有非常丰富的特性与功能。这些产品高、中、低端一应俱全,其性能水平和体积大小也各不相同。总体说来,便携式应用的尺寸 ......
songbo 电源技术
实时频谱分析基础知识--泰克
33720...
征服 测试/测量
板子启动时提示的错,无法挂载temfs,求助
板子启动时,提示如下错误: init started: BusyBox v1.9.1 (2009-08-10 06:42:47 EDT) starting pid 770, tty '': '/etc/init.d/rcS' mount: mounting tmpfs on /tmp failed: Invalid argu ......
lmingzhen 嵌入式系统
电动车新国标下的电动自行车与电动摩托车BMS解决方案
作者:Andrew Su 2018年5月15日,根据国家标准管理程序,工业和信息化部组织修订的(GB 17761-2018)《电动自行车安全技术规范》强制性国家标准,由国家市场监督管理总局、国家标准化管理委 ......
alan000345 TI技术论坛
怎么编译Linux模块驱动
Linux驱动编译方式一种是直接编译进kernel内核,一种是编译成模块。 编译成内核很简单,但是编译驱动模块要自己写make命令。 我现在手头有个Android的工程,想把驱动编译成模块*.ko,参照书《 ......
awarenessxie Linux开发

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1984  2071  2345  508  1696  40  42  48  11  35 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved