电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

PALCE16V8

产品描述flash-erasable reprogrammable cmos pal device
文件大小609KB,共32页
制造商Cypress(赛普拉斯)
下载文档 选型对比 全文预览

PALCE16V8概述

flash-erasable reprogrammable cmos pal device

文档预览

下载PDF文档
PALCE16V8
PALCE16V8Z
COM’L:H-5/7/10/15/25, Q-10/15/25 IND:H-10/15/25, Q-20/25
COM’L:-25
IND:-12/15/25
PALCE16V8 and PALCE16V8Z Families
EE CMOS (Zero-Power) 20-Pin Universal
Programmable Array Logic
DISTINCTIVE CHARACTERISTICS
x
Pin and function compatible with all 20-pin PAL
®
devices
x
Electrically erasable CMOS technology provides reconfigurable logic and full testability
x
High-speed CMOS technology
GENERAL DESCRIPTION
The PALCE16V8 is an advanced PAL device built with low-power, high-speed, electrically-
erasable CMOS technology. It is functionally compatible with all 20-pin GAL devices. The
macrocells provide a universal device architecture. The PALCE16V8 will directly replace the
PAL16R8, with the exception of the PAL16C1.
The PALCE16V8Z provides zero standby power and high speed. At 30-µA maximum standby
current, the PALCE16V8Z allows battery-powered operation for an extended period.
The PALCE16V8 utilizes the familiar sum-of-products (AND/OR) architecture that allows users to
implement complex logic functions easily and efficiently. Multiple levels of combinatorial logic
can always be reduced to sum-of-products form, taking advantage of the very wide input gates
available in PAL devices. The equations are programmed into the device through floating-gate
cells in the AND logic array that can be erased electrically.
The fixed OR array allows up to eight data product terms per output for logic functions. The
sum of these products feeds the output macrocell. Each macrocell can be programmed as
registered or combinatorial with an active-high or active-low output. The output configuration
is determined by two global bits and one local bit controlling four multiplexers in each
macrocell.
Publication#
16493
Amendment/0
Rev: F
Issue Date:
September 2000
U
SE
G
N AL
EW D
EV
D
ES IC
IG ES
N F
S O
R
x
x
x
x
x
x
x
x
x
x
x
— 5-ns propagation delay for “-5” version
— 7.5-ns propagation delay for “-7” version
Direct plug-in replacement for the PAL16R8 series
Outputs programmable as registered or combinatorial in any combination
Peripheral Component Interconnect (PCI) compliant
Programmable output polarity
Programmable enable/disable control
Preloadable output registers for testability
Automatic register reset on power up
Cost-effective 20-pin plastic DIP, PLCC, and SOIC packages
Extensive third-party software and programmer support
Fully tested for 100% programming and functional yields and high reliability
5-ns version utilizes a split leadframe for improved performance

PALCE16V8相似产品对比

PALCE16V8
描述 flash-erasable reprogrammable cmos pal device
MOS管防反接
最近在学习MOS管防反接电路中,有几个问题比较困惑,特来请教各位前辈。 1.为什么有时用两个电阻加上一个稳压管来分压,保护GS间不被击穿,但有时候又只用一个稳压管加电阻,,是为了减小流过 ......
SHU_2017 电源技术
编程
ORG 0000H MOV A,#6 MOV R2,#6 MOV R0,#70H LOOP: MOV @R0,A DEC A DJNZ R2,LOOP LCALL DIS ......
TSB52 单片机
为什么要片内RAM大的DSP效率高?
本帖最后由 Aguilera 于 2019-1-8 17:26 编辑 目前DSP发展的片内存储器RAM越来越大,要设计高效的DSP系统,就应该选择片内RAM较大的DSP。片内RAM同片外存储器相比,有以下优点: 1)片内RAM ......
Aguilera DSP 与 ARM 处理器
信号线包裹铜箔有用吗?
铜箔需要接地处理吗 ...
ship123 模拟电子
功率(短距离)无线电设备管理暂行规定
功率(短距离)无线电设备管理暂行规定 97017...
dontium 无线连接
显卡字符驱动
大家好,有没有人把vxworks X86下显卡字符驱动移植到别的平台么,我用的是sparc结构平台,X86下:pcConsole初始化VGA用到地址:0xb8000,字符驱动中用到0xb8000~0xbffff这32KB主机内存;这些是在 ......
dulei000 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1875  481  306  1856  2892  35  56  27  17  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved