电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3PE1500-2FGG676I

产品描述fpga - 现场可编程门阵列 1500k system gates
产品类别半导体    其他集成电路(IC)   
文件大小5MB,共158页
制造商Actel
官网地址http://www.actel.com/
标准
下载文档 详细参数 全文预览

A3PE1500-2FGG676I在线购买

供应商 器件名称 价格 最低购买 库存  
A3PE1500-2FGG676I - - 点击查看 点击购买

A3PE1500-2FGG676I概述

fpga - 现场可编程门阵列 1500k system gates

A3PE1500-2FGG676I规格参数

参数名称属性值
厂商名称Actel
产品种类FPGA - 现场可编程门阵列
RoHS
处理器系列A3PE1500
核心IP Core
栅极数量1500000
最大工作频率310 MHz
可编程输入/输出端数量444
数据 RAM 大小276480
电源电压(最大值)1.575 V
最大工作温度+ 85 C
最小工作温度- 40 C
封装 / 箱体FBGA
封装Tray
安装风格SMD/SMT
电源电压(最小值)1.425 V

文档预览

下载PDF文档
Revision 9
ProASIC3E Flash Family FPGAs
with Optional Soft ARM
®
Support
Features and Benefits
High Capacity
• 600 k to 3 Million System Gates
• 108 to 504 kbits of True Dual-Port SRAM
• Up to 620 User I/Os
®
Pro (Professional) I/O
700 Mbps DDR, LVDS-Capable I/Os
1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
Bank-Selectable I/O Voltages—up to 8 Banks per Chip
Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X, and LVCMOS
2.5 V / 5.0 V Input
Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS
Voltage-Referenced I/O Standards: GTL+ 2.5 V / 3.3 V, GTL
2.5 V / 3.3 V, HSTL Class I and II, SSTL2 Class I and II, SSTL3
Class I and II
I/O Registers on Input, Output, and Enable Paths
Hot-Swappable and Cold Sparing I/Os
Programmable Output Slew Rate and Drive Strength
Programmable Input Delay
Schmitt Trigger Option on Single-Ended Inputs
Weak Pull-Up/-Down
IEEE 1149.1 (JTAG) Boundary Scan Test
Pin-Compatible Packages across the ProASIC
®
3E Family
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Live at Power-Up (LAPU) Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
On-Chip User Nonvolatile Memory
• 1 kbit of FlashROM with Synchronous Interfacing
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• Secure ISP Using On-Chip 128-Bit Advanced Encryption
Standard (AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
• Six CCC Blocks, Each with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities
and External Feedback
• Wide Input Frequency Range (1.5 MHz to 200 MHz)
Low Power
• Core Voltage for Low Power
• Support for 1.5-V-Only Systems
• Low-Impedance Flash Switches
SRAMs and FIFOs
• Variable-Aspect-Ratio 4,608-Bit RAM Blocks (×1, ×2, ×4, ×9,
and ×18 organizations available)
• True Dual-Port SRAM (except ×18)
• 24 SRAM and FIFO Configurations with Synchronous Operation
up to 350 MHz
High-Performance Routing Hierarchy
Segmented, Hierarchical Routing and Clock Structure
Ultra-Fast Local and Long-Line Network
Enhanced High-Speed, Very-Long-Line Network
High-Performance, Low-Skew Global Network
Architecture Supports Ultra-High Utilization
ARM Processor Support in ProASIC3E FPGAs
• M1 ProASIC3E Devices—Cortex-M1 Soft Processor Available
with or without Debug
Table 1-1 • ProASIC3E Product Family
ProASIC3E Devices
Cortex-M1 Devices
System Gates
VersaTiles (D-flip-flops)
RAM Kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Kbits
Secure (AES) ISP
CCCs with Integrated PLLs
VersaNet Globals
3
I/O Banks
Maximum User I/Os
Package Pins
PQFP
FBGA
2
1
A3PE600
600,000
13,824
108
24
1
Yes
6
18
8
270
PQ208
FG256, FG484
A3PE1500
M1A3PE1500
1,500,000
38,400
270
60
1
Yes
6
18
8
444
PQ208
FG484, FG676
A3PE3000
M1A3PE3000
3,000,000
75,264
504
112
1
Yes
6
18
8
620
PQ208
FG324
,
FG484, FG896
Notes:
1. Refer to the
Cortex-M1
product brief for more information.
2. The PQ208 package supports six CCCs and two PLLs.
3. Six chip (main) and three quadrant global networks are available.
4. For devices supporting lower densities, refer to the
ProASIC3 Flash Family FPGAs
datasheet.
August 2009
© 2010 Actel Corporation
I
STm32IIC通讯无响应
主机是硬件IIC向STM32发送data,但是STM32并没有回复响应位,主机通讯速率选择400K或者200K ,现象都是一样的。同样主机也读不到STM32发送的数据(数据均为0xFF),但是主机用IO模拟的话,可实 ......
hanhan1127 stm32/stm8
找一位兼职或全职的嵌入式开发工程师(ARM9)
公司有一项目需要找一位兼职或全职的工程师,具体要求如下: 1.计算机或相关专业本科及以上学历. 2.有WinCE 6.0的驱动开发经验. 3.能够使用ARM926EJ-S核心的开发板 4.熟悉网 ......
grtzxf 嵌入式系统
AD多个不同版本能同时存在吗?
我现在用的AD9 summer,想装个高级14以上的感受下,不知道两个版本能否同时存在会不会有影响? ...
阿布格 PCB设计
嵌入式C语言面试题荟萃
偶然看到了这个传给大家 ,希望对大家有帮助35263...
daicheng 编程基础
请教电源插头的叉芯插入设备的DC座的时候导致的瞬间接触问题
如题,如果是嵌入式的系统,对电源的要求比较高,因为会影响到CPU的几组电源的启动的先后顺序的这种,请问如何对策?请有这方面的丰富经验的高人出码指点。...
sividi01 电源技术
关于led闪烁的问题(新手问题)
想让led灯0和2常亮,led灯1闪烁求大佬解答 ...
偶尔下雨 51单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1377  847  1586  1790  99  2  26  25  1  23 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved