电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3P015-1QNG68I

产品描述fpga - 现场可编程门阵列 15k system gates
产品类别可编程逻辑器件    可编程逻辑   
文件大小7MB,共218页
制造商Actel
官网地址http://www.actel.com/
标准
下载文档 详细参数 全文预览

A3P015-1QNG68I在线购买

供应商 器件名称 价格 最低购买 库存  
A3P015-1QNG68I - - 点击查看 点击购买

A3P015-1QNG68I概述

fpga - 现场可编程门阵列 15k system gates

A3P015-1QNG68I规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Actel
包装说明8 X 8 MM, 0.90 MM HEIGHT, 0.40 MM PITCH, GREEN, QFN-68
Reach Compliance Codecompliant
最大时钟频率350 MHz
JESD-30 代码S-XQCC-N68
JESD-609代码e3
长度8 mm
湿度敏感等级3
可配置逻辑块数量384
等效关口数量15000
输入次数49
逻辑单元数量384
输出次数49
端子数量68
最高工作温度85 °C
最低工作温度-40 °C
组织384 CLBS, 15000 GATES
封装主体材料UNSPECIFIED
封装代码HVQCCN
封装等效代码LCC68,.32SQ,16
封装形状SQUARE
封装形式CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度)260
电源1.5,1.5/3.3 V
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度1 mm
最大供电电压1.575 V
最小供电电压1.425 V
标称供电电压1.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层MATTE TIN
端子形式NO LEAD
端子节距0.4 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度8 mm

文档预览

下载PDF文档
Revision 9
ProASIC3 Flash Family FPGAs
with Optional Soft ARM Support
Features and Benefits
High Capacity
• 15 k to 1 M System Gates
• Up to 144 kbits of True Dual-Port SRAM
• Up to 300 User I/Os
®
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Live at Power-Up (LAPU) Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• Secure ISP Using On-Chip 128-Bit Advanced Encryption
Standard (AES) Decryption (except ARM
®
-enabled ProASIC
®
3
devices) via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X
and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS (A3P250 and above)
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities
and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
• 1 kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
Low Power
• Core Voltage for Low Power
• Support for 1.5 V-Only Systems
• Low-Impedance Flash Switches
Embedded Memory
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
ARM Processor Support in ProASIC3 FPGAs
Advanced I/O
• 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)
• M1 ProASIC3 Devices—ARM
®
Cortex™-M1 Soft Processor
Available with or without Debug
Table 1 • ProASIC3 Product Family
ProASIC3 Devices
Cortex-M1 Devices
1
System Gates
Typical Equivalent Macrocells
VersaTiles (D-flip-flops)
RAM Kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Kbits
Secure (AES) ISP 2
Integrated PLL in CCCs
VersaNet Globals 3
I/O Banks
Maximum User I/Os
Package Pins
QFN
CS
VQFP
TQFP
PQFP
FBGA
A3P015
15,000
128
384
1
6
2
49
QN68
A3P030
30,000
256
768
1
6
2
81
QN48, QN68,
QN132
VQ100
A3P060
60,000
512
1,536
18
4
1
Yes
1
18
2
96
QN132
CS121
VQ100
TQ144
FG144
A3P125
125,000
1,024
3,072
36
8
1
Yes
1
18
2
133
QN132
VQ100
TQ144
PQ208
FG144
A3P250
M1A3P250
250,000
2,048
6,144
36
8
1
Yes
1
18
4
157
QN132
5
VQ100
PQ208
PQ208
FG144/256
5
FG144/256/
484
PQ208
FG144/256/
484
PQ208
FG144/256/
484
A3P400
M1A3P400
400,000
9,216
54
12
1
Yes
1
18
4
194
A3P600
M1A3P600
600,000
13,824
108
24
1
Yes
1
18
4
235
A3P1000
M1A3P1000
1,000,000
24,576
144
32
1
Yes
1
18
4
300
Notes:
1. Refer to the
Cortex-M1
product brief for more information.
2. AES is not available for Cortex-M1 ProASIC3 devices.
3. Six chip (main) and three quadrant global networks are available for A3P060 and above.
4. For higher densities and support of additional features, refer to the
ProASIC3E Flash Family FPGAs
datasheet.
5. The M1A3P250 device does not support this package.
† A3P015 and A3P030 devices do not support this feature.
October 2009
© 2010 Actel Corporation
‡ Supported only by A3P015 and A3P030 devices.
I
CC3200-LAUNCHXL 开发板测评报告
非常感谢EEworld 电子工程世界与TI的帮助,拿到包裹后迫不及待的打开,包裹里有一本U盘笔记本,与一个CC3200小红板。很棒很开心。。。 如今万物互联,物联网在各个产品中都有应用,大家想 ......
Jacktang 无线连接
C51中general pointer(一般指针)与Memory_Specific Pointer(存储器指针)的区别?
C51中general pointer(一般指针)与Memory_Specific Pointer(存储器指针)的区别是什么呢? #define XBYTE((char*)0x20000L) XBYTE=0x41; 这段程序是什么意思?望高手指点。...
09930051321 嵌入式系统
2017 德州仪器重庆汽车电子研讨会,众多精彩,拭目以待
本帖最后由 qwqwqw2088 于 2017-10-22 16:21 编辑 还在为汽车车身控制解决方案发愁?想要设计低高效率、高性能的汽车LED照明方案?想了解EV/HEV车载充电及电机驱动解决方案? 还在被选择汽 ......
qwqwqw2088 模拟与混合信号
在MSP432 LaunchPad上运行MicroPython
本帖最后由 dcexpert 于 2016-10-1 00:52 编辑 首先需要下载国外网友BonifaceBassey移植的MicroPython,并编译源码,得到固件firmware.axf。编译的方法和编译STM32的方法差不多,需要安装gcc ......
dcexpert MicroPython开源版块
申请开发板
申请!...
slpsnoopy NXP MCU
关于内部信号走全局时钟网络的问题
各位大侠好,我现在有个问题没搞清楚,请教下. FPGA产生的一个内部频率信号怎么走全局时钟网,我目前是例化了这样一个代码,clk0是内部逻辑分频产生的信号 BUFG myclock(.I(clk0), ......
一丝执念 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1231  340  548  1858  1226  2  27  28  51  52 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved