电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74ACTQ273SJ_Q

产品描述触发器 oct D-type flip-flop
产品类别半导体    其他集成电路(IC)   
文件大小249KB,共10页
制造商Fairchild
官网地址http://www.fairchildsemi.com/
下载文档 详细参数 选型对比 全文预览

74ACTQ273SJ_Q概述

触发器 oct D-type flip-flop

74ACTQ273SJ_Q规格参数

参数名称属性值
厂商名称Fairchild
RoHS
电路数量Octal
逻辑系列74ACT
逻辑类型D-Type Flip-Flops
极性Non-Inverting
输入类型Single-Ended
输出类型Single-Ended
传播延迟时间8.5 ns @ 5 V
高电平输出电流- 24 mA
低电平输出电流24 mA
电源电压(最大值)5.5 V
最大工作温度85 C
安装风格SMD/SMT
封装 / 箱体SOP-20
封装Tube
最小工作温度- 40 C
电源电压(最小值)4.5 V

文档预览

下载PDF文档
74ACTQ273 Quiet Series Octal D-Type Flip-Flop
May 2007
74ACTQ273
Quiet Series Octal D-Type Flip-Flop
Features
I
CC
reduced by 50%
Guaranteed simultaneous switching noise level and
tm
General Description
The ACTQ273 has eight edge-triggered D-type flip-flops
with individual D inputs and Q outputs. The common
buffered Clock (CP) and Master Reset (MR) input load
and reset (clear) all flip-flops simultaneously.
The register is fully edge-triggered. The state of each
D-type input, one setup time before the LOW-to-HIGH
clock transition, is transferred to the corresponding flip-
flop's Q output.
All outputs will be forced LOW independently of Clock or
Data inputs by a LOW voltage level on the MR input. The
device is useful for applications where the true output
only is required and the Clock and Master Reset are
common to all storage elements.
The ACTQ utilizes Fairchild Quiet Series™ technology to
guarantee quiet output switching and improved dynamic
threshold performance. FACT Quiet Series™ features
GTO™ output control and undershoot corrector in addi-
tion to a split ground bus for superior performance.
dynamic threshold performance
Guaranteed pin-to-pin skew AC performance
Improved latch-up immunity
Buffered common clock and asynchronous master
reset
Outputs source/sink 24mA
4kV minimum ESD immunity
Ordering Information
Order Number
74ACTQ273SC
74ACTQ273SJ
74ACTQ273MTC
Package
Number
M20B
M20D
MTC20
Package Description
20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide
20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm
Wide
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering number.
Connection Diagram
Pin Description
Pin Names
D
0
–D
7
MR
CP
Q
0
–Q
7
Description
Data Inputs
Master Reset
Clock Pulse Input
Data Outputs
FACT™, FACT Quiet Series™, and GTO™ are trademarks of Fairchild Semiconductor Corporation.
©1989 Fairchild Semiconductor Corporation
74ACTQ273 Rev. 1.4
www.fairchildsemi.com

74ACTQ273SJ_Q相似产品对比

74ACTQ273SJ_Q 74ACTQ273PC_Q
描述 触发器 oct D-type flip-flop 触发器 oct D-type flip-flop
厂商名称 Fairchild Fairchild
RoHS
电路数量 Octal Octal
逻辑系列 74ACT 74ACT
逻辑类型 D-Type Flip-Flops D-Type Flip-Flops
极性 Non-Inverting Non-Inverting
输入类型 Single-Ended Single-Ended
输出类型 Single-Ended Single-Ended
传播延迟时间 8.5 ns @ 5 V 8.5 ns @ 5 V
高电平输出电流 - 24 mA - 24 mA
低电平输出电流 24 mA 24 mA
电源电压(最大值) 5.5 V 5.5 V
最大工作温度 85 C 85 C
安装风格 SMD/SMT Through Hole
封装 / 箱体 SOP-20 PDIP-20
封装 Tube Tube
最小工作温度 - 40 C - 40 C
电源电压(最小值) 4.5 V 4.5 V

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1214  1248  1344  2140  2343  25  26  28  44  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved