电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CDS-1402MM

产品描述adc(模数转换器) -55 to +125c ddip 14-bit cds circuit
产品类别模拟混合信号IC    放大器电路   
文件大小201KB,共8页
制造商Murata(村田)
官网地址https://www.murata.com
下载文档 详细参数 选型对比 全文预览

CDS-1402MM概述

adc(模数转换器) -55 to +125c ddip 14-bit cds circuit

CDS-1402MM规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称Murata(村田)
零件包装代码DIP
包装说明DIP, DIP24,.6
针数24
Reach Compliance Codecompliant
ECCN代码EAR99
最长采集时间0.1 µs
标称采集时间0.075 µs
放大器类型SAMPLE AND HOLD CIRCUIT
最大模拟输入电压3.2 V
最小模拟输入电压2.5 V
最大下降率25000 V/s
JESD-30 代码R-CDIP-T24
负供电电压上限-6.3 V
标称负供电电压 (Vsup)-5 V
功能数量1
端子数量24
最高工作温度125 °C
最低工作温度-55 °C
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码DIP
封装等效代码DIP24,.6
封装形状RECTANGULAR
封装形式IN-LINE
峰值回流温度(摄氏度)NOT SPECIFIED
电源5,+-5 V
认证状态Not Qualified
采样并保持/跟踪并保持SAMPLE
座面最大高度5.969 mm
最大压摆率50 mA
供电电压上限6.3 V
标称供电电压 (Vsup)5 V
表面贴装NO
技术HYBRID
温度等级MILITARY
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度15.24 mm
Base Number Matches1

文档预览

下载PDF文档
®
®
CDS-1402
14-Bit, Very Fast Settling
Correlated Double Sampling Circuit
FEATURES
Use with 10 to 14-bit A/D converters
5 Megapixels/second minimum throughput (14 bits)
±2.5V input/output ranges, Gain = –1
Low noise, 200µVrms
Two independent S/H amplifiers
Gain matching between S/H's
Offset adjustments for each S/H
Four external A/D control lines
Small package, 24-pin ceramic DDIP
Low power, 350mW
Low cost
INPUT/OUTPUT CONNECTIONS
PIN
1
2
3
4
5
6
7
8
9
10
11
12
FUNCTION
OFFSET ADJUST V1
DO NOT CONNECT
ANALOG INPUT 1
ANALOG INPUT 2
ANALOG GROUND
S/H1 OUT
S/H1 ROUT
S/H2 SUMMING NODE
OFFSET ADJUST V2
DO NOT CONNECT
S/H1 COMMAND
S/H2 COMMAND
PIN
24
23
22
21
20
19
18
17
16
15
14
13
FUNCTION
+5V ANALOG SUPPLY
ANALOG GROUND
V OUT
ANALOG GROUND
A/D CLOCK2
A/D CLOCK2
A/D CLOCK1
A/D CLOCK1
+5V DIGITAL SUPPLY
DIGITAL GROUND
ANALOG GROUND
–5V ANALOG SUPPLY
GENERAL DESCRIPTION
The CDS-1402 is an application-specific, correlated double
sampling (CDS) circuit designed for electronic-imaging
applications that employ CCD's (charge coupled devices) as
their photodetector. The CDS-1402 has been optimized for
use in digital video applications that employ 10 to 14-bit A/D
converters. The low-noise CDS-1402 can accurately
determine each pixel's true video signal level by sequentially
sampling the pixel's offset signal and its video signal and
subtracting the two. The result is that the consequences of
residual charge, charge injection and low-frequency "kTC"
noise on the CCD's output floating capacitor are effectively
eliminated. The CDS-1402 can also be used as a dual
sample-hold amplifier in a data acquisition system.
The CDS-1402 contains two sample-hold amplifiers and
appropriate support/control circuitry. Features include
independent offset-adjust capability for each S/H,
adjustment for matching gain between the two S/H's,
and four control lines for triggering the A/D converter used in
conjunction with the CDS-1402. The CDS circuit's "ping-
pong" timing approach (the offset signal of the "n+1" pixel can
be acquired while the video output of the "nth" pixel is being
converted) guarantees a minimum throughput, in a 14-bit
application, of 5MHz. In other words, the true video signal
(minus offset) will be available
(continued on page 3)
100k
OFFSET ADJUST V1
DO NOT CONNECT
1
2
500
ANALOG INPUT 1
3
500
50
C
H
7
S/H1 ROUT
S/H 1
+
6
S/H1 OUT
OPTIONAL
OFFSET ADJUST V2 9
100k
450
500
DO NOT CONNECT 10
500
ANALOG INPUT 2
4
8
S/H2
SUMMING NODE
C
H
S/H 2
+
22 V OUT
S/H1 COMMAND 11
18 A/D CLOCK 1
17 A/D CLOCK 1
S/H2 COMMAND 12
19 A/D CLOCK 2
20 A/D CLOCK 2
5, 14, 21, 23
ANALOG GROUND
24
+5V ANALOG
SUPPLY
13
–5V ANALOG
SUPPLY
16
+5V DIGITAL
SUPPLY
15
DIGITAL
GROUND
Figure 1. CDS-1402 Functional Block Diagram
DATEL, Inc., 11 Cabot Boulevard, Mansfield, MA 02048-1151 (U.S.A.)
Tel: (508) 339-3000 Fax: (508) 339-6356
For immediate assistance: (800) 233-2765

CDS-1402MM相似产品对比

CDS-1402MM CDS-1402MC
描述 adc(模数转换器) -55 to +125c ddip 14-bit cds circuit adc(模数转换器) 0 to +70c ddip 350mw 14-bit cds circuit
是否无铅 含铅 不含铅
是否Rohs认证 不符合 符合
厂商名称 Murata(村田) Murata(村田)
零件包装代码 DIP DIP
包装说明 DIP, DIP24,.6 DIP, DIP24,.6
针数 24 24
Reach Compliance Code compliant compliant
ECCN代码 EAR99 EAR99
最长采集时间 0.1 µs 0.1 µs
标称采集时间 0.075 µs 0.06 µs
放大器类型 SAMPLE AND HOLD CIRCUIT SAMPLE AND HOLD CIRCUIT
最大模拟输入电压 3.2 V 3.2 V
最小模拟输入电压 2.5 V 2.5 V
最大下降率 25000 V/s 25000 V/s
JESD-30 代码 R-CDIP-T24 R-CDIP-T24
负供电电压上限 -6.3 V -6.3 V
标称负供电电压 (Vsup) -5 V -5 V
功能数量 1 1
端子数量 24 24
最高工作温度 125 °C 70 °C
封装主体材料 CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED
封装代码 DIP DIP
封装等效代码 DIP24,.6 DIP24,.6
封装形状 RECTANGULAR RECTANGULAR
封装形式 IN-LINE IN-LINE
峰值回流温度(摄氏度) NOT SPECIFIED NOT SPECIFIED
电源 5,+-5 V 5,+-5 V
认证状态 Not Qualified Not Qualified
采样并保持/跟踪并保持 SAMPLE SAMPLE
座面最大高度 5.969 mm 5.969 mm
最大压摆率 50 mA 50 mA
供电电压上限 6.3 V 6.3 V
标称供电电压 (Vsup) 5 V 5 V
表面贴装 NO NO
技术 HYBRID HYBRID
温度等级 MILITARY COMMERCIAL
端子形式 THROUGH-HOLE THROUGH-HOLE
端子节距 2.54 mm 2.54 mm
端子位置 DUAL DUAL
处于峰值回流温度下的最长时间 NOT SPECIFIED NOT SPECIFIED
宽度 15.24 mm 15.24 mm
Base Number Matches 1 1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1522  1199  2911  127  2096  31  25  59  3  43 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved