电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3PE600-2FG256

产品描述fpga - 现场可编程门阵列 600k system gates
产品类别可编程逻辑器件    可编程逻辑   
文件大小5MB,共158页
制造商Actel
官网地址http://www.actel.com/
下载文档 详细参数 全文预览

A3PE600-2FG256在线购买

供应商 器件名称 价格 最低购买 库存  
A3PE600-2FG256 - - 点击查看 点击购买

A3PE600-2FG256概述

fpga - 现场可编程门阵列 600k system gates

A3PE600-2FG256规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Actel
包装说明17 X 17 MM, 1.60 MM HEIGHT, 1 MM PITCH, FBGA-256
Reach Compliance Codecompliant
最大时钟频率350 MHz
JESD-30 代码S-PBGA-B256
JESD-609代码e0
长度17 mm
湿度敏感等级3
可配置逻辑块数量13824
等效关口数量600000
输入次数165
逻辑单元数量13824
输出次数165
端子数量256
最高工作温度70 °C
最低工作温度
组织13824 CLBS, 600000 GATES
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA256,16X16,40
封装形状SQUARE
封装形式GRID ARRAY
峰值回流温度(摄氏度)225
电源1.5/3.3 V
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度1.8 mm
最大供电电压1.575 V
最小供电电压1.425 V
标称供电电压1.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN LEAD/TIN LEAD SILVER
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
宽度17 mm

文档预览

下载PDF文档
Revision 9
ProASIC3E Flash Family FPGAs
with Optional Soft ARM
®
Support
Features and Benefits
High Capacity
• 600 k to 3 Million System Gates
• 108 to 504 kbits of True Dual-Port SRAM
• Up to 620 User I/Os
®
Pro (Professional) I/O
700 Mbps DDR, LVDS-Capable I/Os
1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
Bank-Selectable I/O Voltages—up to 8 Banks per Chip
Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X, and LVCMOS
2.5 V / 5.0 V Input
Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS
Voltage-Referenced I/O Standards: GTL+ 2.5 V / 3.3 V, GTL
2.5 V / 3.3 V, HSTL Class I and II, SSTL2 Class I and II, SSTL3
Class I and II
I/O Registers on Input, Output, and Enable Paths
Hot-Swappable and Cold Sparing I/Os
Programmable Output Slew Rate and Drive Strength
Programmable Input Delay
Schmitt Trigger Option on Single-Ended Inputs
Weak Pull-Up/-Down
IEEE 1149.1 (JTAG) Boundary Scan Test
Pin-Compatible Packages across the ProASIC
®
3E Family
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Live at Power-Up (LAPU) Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
On-Chip User Nonvolatile Memory
• 1 kbit of FlashROM with Synchronous Interfacing
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• Secure ISP Using On-Chip 128-Bit Advanced Encryption
Standard (AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
• Six CCC Blocks, Each with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities
and External Feedback
• Wide Input Frequency Range (1.5 MHz to 200 MHz)
Low Power
• Core Voltage for Low Power
• Support for 1.5-V-Only Systems
• Low-Impedance Flash Switches
SRAMs and FIFOs
• Variable-Aspect-Ratio 4,608-Bit RAM Blocks (×1, ×2, ×4, ×9,
and ×18 organizations available)
• True Dual-Port SRAM (except ×18)
• 24 SRAM and FIFO Configurations with Synchronous Operation
up to 350 MHz
High-Performance Routing Hierarchy
Segmented, Hierarchical Routing and Clock Structure
Ultra-Fast Local and Long-Line Network
Enhanced High-Speed, Very-Long-Line Network
High-Performance, Low-Skew Global Network
Architecture Supports Ultra-High Utilization
ARM Processor Support in ProASIC3E FPGAs
• M1 ProASIC3E Devices—Cortex-M1 Soft Processor Available
with or without Debug
Table 1-1 • ProASIC3E Product Family
ProASIC3E Devices
Cortex-M1 Devices
System Gates
VersaTiles (D-flip-flops)
RAM Kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Kbits
Secure (AES) ISP
CCCs with Integrated PLLs
VersaNet Globals
3
I/O Banks
Maximum User I/Os
Package Pins
PQFP
FBGA
2
1
A3PE600
600,000
13,824
108
24
1
Yes
6
18
8
270
PQ208
FG256, FG484
A3PE1500
M1A3PE1500
1,500,000
38,400
270
60
1
Yes
6
18
8
444
PQ208
FG484, FG676
A3PE3000
M1A3PE3000
3,000,000
75,264
504
112
1
Yes
6
18
8
620
PQ208
FG324
,
FG484, FG896
Notes:
1. Refer to the
Cortex-M1
product brief for more information.
2. The PQ208 package supports six CCCs and two PLLs.
3. Six chip (main) and three quadrant global networks are available.
4. For devices supporting lower densities, refer to the
ProASIC3 Flash Family FPGAs
datasheet.
August 2009
© 2010 Actel Corporation
I
【stm32F7英雄联盟大赛】多功能串口监测工具---------扩展板原理图
本帖最后由 zhaojun_xf 于 2015-10-19 17:24 编辑 经过一段时间的了解、设计,最终把多功能串口监测工具的扩展板原理设计出来,队友们可以参考、提出相应的建议等。 217901 217902 ......
zhaojun_xf stm32/stm8
必须弄懂的495个c语言问题
学单片机必须弄懂的495个c语言问题。...
kaisadadi33 51单片机
vxworks销售,绝对好用
4个软件包,绝对超值,包括tornado,bsp,windview,wind ml 3.0,价格1000,可协商,需要者致电havebettertime@163.com...
hzw9111 实时操作系统RTOS
有人LPC15XX 利用CMSIS-DAP DEBUGGER 进行RAM 调试?
有人LPC15XX 利用CMSIS-DAP DEBUGGER 进行RAM 调试?我在Keil官方网站没有找到例程,各位大虾有没有试过。。...
andyyau NXP MCU
学习足迹--FPGA设计的基本原则
FPGA设计的基本原则 面积与速度折衷原则:利用更多逻辑资源换来更快的的速度! 面积和速度是 ASIC芯片设计中一对相互制约、影响成本和性能的指标,贯穿FPGA设计的始终。在 FPGA设计中,面 ......
loseabc FPGA/CPLD
最爱TI Stellaris发帖整理
发现很多朋友都在找一些我以前发过的资料,特意把以前自己发过的自觉对大家有一些帮助的帖子整理一下: 新年献礼:TI Stellaris系列原理图和封装https://bbs.eeworld.com.cn/viewthread.php?ti ......
fengzhang2002 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 323  792  557  2334  2645  38  37  11  33  41 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved