电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3P600L-1FG256

产品描述fpga - 现场可编程门阵列 600k system gates
产品类别可编程逻辑器件    可编程逻辑   
文件大小7MB,共218页
制造商Actel
官网地址http://www.actel.com/
下载文档 详细参数 全文预览

A3P600L-1FG256在线购买

供应商 器件名称 价格 最低购买 库存  
A3P600L-1FG256 - - 点击查看 点击购买

A3P600L-1FG256概述

fpga - 现场可编程门阵列 600k system gates

A3P600L-1FG256规格参数

参数名称属性值
是否Rohs认证不符合
包装说明17 X 17 MM, 1.60 MM HEIGHT, 1 MM PITCH, FBGA-256
Reach Compliance Codecompli
最大时钟频率350 MHz
JESD-30 代码S-PBGA-B256
JESD-609代码e0
长度17 mm
湿度敏感等级3
可配置逻辑块数量13824
等效关口数量600000
输入次数177
逻辑单元数量13824
输出次数177
端子数量256
最高工作温度70 °C
最低工作温度
组织13824 CLBS, 600000 GATES
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA256,16X16,40
封装形状SQUARE
封装形式GRID ARRAY
峰值回流温度(摄氏度)225
电源1.5/3.3 V
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度1.8 mm
最大供电电压1.575 V
最小供电电压1.14 V
标称供电电压1.2 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN LEAD/TIN LEAD SILVER
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
宽度17 mm
Base Number Matches1

文档预览

下载PDF文档
Revision 9
ProASIC3 Flash Family FPGAs
with Optional Soft ARM Support
Features and Benefits
High Capacity
• 15 k to 1 M System Gates
• Up to 144 kbits of True Dual-Port SRAM
• Up to 300 User I/Os
®
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Live at Power-Up (LAPU) Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• Secure ISP Using On-Chip 128-Bit Advanced Encryption
Standard (AES) Decryption (except ARM
®
-enabled ProASIC
®
3
devices) via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X
and LVCMOS
2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS (A3P250 and above)
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Six CCC Blocks, One with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities
and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
• 1 kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18)
Low Power
• Core Voltage for Low Power
• Support for 1.5 V-Only Systems
• Low-Impedance Flash Switches
Embedded Memory
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
ARM Processor Support in ProASIC3 FPGAs
Advanced I/O
• 700 Mbps DDR, LVDS-Capable I/Os (A3P250 and above)
• M1 ProASIC3 Devices—ARM
®
Cortex™-M1 Soft Processor
Available with or without Debug
Table 1 • ProASIC3 Product Family
ProASIC3 Devices
Cortex-M1 Devices
1
System Gates
Typical Equivalent Macrocells
VersaTiles (D-flip-flops)
RAM Kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Kbits
Secure (AES) ISP 2
Integrated PLL in CCCs
VersaNet Globals 3
I/O Banks
Maximum User I/Os
Package Pins
QFN
CS
VQFP
TQFP
PQFP
FBGA
A3P015
15,000
128
384
1
6
2
49
QN68
A3P030
30,000
256
768
1
6
2
81
QN48, QN68,
QN132
VQ100
A3P060
60,000
512
1,536
18
4
1
Yes
1
18
2
96
QN132
CS121
VQ100
TQ144
FG144
A3P125
125,000
1,024
3,072
36
8
1
Yes
1
18
2
133
QN132
VQ100
TQ144
PQ208
FG144
A3P250
M1A3P250
250,000
2,048
6,144
36
8
1
Yes
1
18
4
157
QN132
5
VQ100
PQ208
PQ208
FG144/256
5
FG144/256/
484
PQ208
FG144/256/
484
PQ208
FG144/256/
484
A3P400
M1A3P400
400,000
9,216
54
12
1
Yes
1
18
4
194
A3P600
M1A3P600
600,000
13,824
108
24
1
Yes
1
18
4
235
A3P1000
M1A3P1000
1,000,000
24,576
144
32
1
Yes
1
18
4
300
Notes:
1. Refer to the
Cortex-M1
product brief for more information.
2. AES is not available for Cortex-M1 ProASIC3 devices.
3. Six chip (main) and three quadrant global networks are available for A3P060 and above.
4. For higher densities and support of additional features, refer to the
ProASIC3E Flash Family FPGAs
datasheet.
5. The M1A3P250 device does not support this package.
† A3P015 and A3P030 devices do not support this feature.
October 2009
© 2010 Actel Corporation
‡ Supported only by A3P015 and A3P030 devices.
I
linux完全教程
全面教程,给需要的人下载吧,可先看下目录。...
qq408975859 Linux开发
求助大神!关于AD采样停止的问题
多通道循环采样模式 采样6个以后我将ENC置0 为什么AD还是在采样?:Sad: ...
我不是马俊 微控制器 MCU
FreeScale s08JM源码 资料
:~o:~o :~o...
ch0721 NXP MCU
送分了,问两个非常初级的问题,刚开始学,挺郁闷。
现在刚开始学arm+linux,老师要求先把键盘驱动搞定,老师意思是,键盘驱动内核里应该有,自己找一下配置一下就可以了 我现在遇到两个问题 1:因为我用minicom,所以,我认为input应该从seri ......
6604439 嵌入式系统
想做一个串口按钮发送指令的上位机,没做过,没有任何头绪
如下图,想做一个类似的上位机软件,之前都没做过上位机,有没有可以参考的例程或者教程/教材,现在一点头绪也没有,一直想做但一直没做成。 254214 ...
role_2099 综合技术交流
LIS2DW12运动传感器的MicroPython驱动移植
LIS2DW12是一个低功耗的三轴加速度(运动)传感器,支持多种工作模式,可以用于: 可穿戴设备的运动检测 手势识别和游戏 运动激活功能和用户界面 显示方向 点击/双击识别 自由 ......
dcexpert MEMS传感器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 313  472  19  2152  1927  7  10  1  44  39 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved