电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SIT8008AC-21-30S-1.000000D

产品描述LVCMOS Output Clock Oscillator, 1MHz Min, 110MHz Max, 1MHz Nom, CMOS,
产品类别无源元件    振荡器   
文件大小695KB,共16页
制造商SiTime
标准
下载文档 详细参数 全文预览

SIT8008AC-21-30S-1.000000D概述

LVCMOS Output Clock Oscillator, 1MHz Min, 110MHz Max, 1MHz Nom, CMOS,

SIT8008AC-21-30S-1.000000D规格参数

参数名称属性值
是否Rohs认证符合
Objectid8246985389
包装说明DILCC4,.1,83
Reach Compliance Codecompliant
Country Of OriginMalaysia, Taiwan, Thailand
YTEOL3
JESD-609代码e4
安装特点SURFACE MOUNT
端子数量4
最大工作频率110 MHz
最小工作频率1 MHz
标称工作频率1 MHz
最高工作温度70 °C
最低工作温度-20 °C
振荡器类型LVCMOS
最大输出低电流4 mA
封装主体材料PLASTIC/EPOXY
封装等效代码DILCC4,.1,83
电源3 V
认证状态Not Qualified
标称供电电压3 V
表面贴装YES
技术CMOS
端子面层Nickel/Palladium/Gold (Ni/Pd/Au)

文档预览

下载PDF文档
SiT8008
Low Power Programmable Oscillator
The Smart Timing Choice
The Smart Timing Choice
Features
Applications
Any frequency between 1 MHz and 110 MHz accurate to 6 decimal
places
Operating temperature from -40°C to 85°C. Refer to
SiT8918
and
SiT8920
for high temperature options
Excellent total frequency stability as low as ±20 PPM
Low power consumption of 3.6 mA typical
Programmable drive strength for improved jitter, system EMI
reduction, or driving large capacitive loads
LVCMOS/HCMOS compatible output
Industry-standard packages: 2.0 x 1.6, 2.5 x 2.0, 3.2 x 2.5, 5.0 x 3.2,
7.0 x 5.0 mm x mm
Instant samples with
Time Machine II
and
field programmable
oscillators
Pb-free, RoHS and REACH compliant
Ideal for DSC, DVC, DVR, IP CAM, Tablets, e-Books, SSD,
GPON, EPON, etc
Ideal for high-speed serial protocols such as: USB, SATA, SAS,
Firewire, 100M / 1G / 10G Ethernet, etc.
Electrical Characteristics
[1]
Parameter and Conditions
Output Frequency Range
Frequency Stability
Symbol
f
F_stab
Min.
1
-20
-25
-50
Operating Temperature Range
T_use
-20
-40
Supply Voltage
Vdd
1.62
2.25
2.52
2.7
2.97
2.25
Current Consumption
Idd
OE Disable Current
Standby Current
I_OD
I_std
Duty Cycle
Rise/Fall Time
DC
Tr, Tf
45
Output High Voltage
VOH
90%
Typ.
1.8
2.5
2.8
3.0
3.3
3.8
3.6
3.4
2.6
1.4
0.6
1
1.3
Max.
110
+20
+25
+50
+70
+85
1.98
2.75
3.08
3.3
3.63
3.63
4.5
4.2
3.9
4
3.8
4.3
2.5
1.3
55
2
2.5
2
Unit
MHz
PPM
PPM
PPM
°C
°C
V
V
V
V
V
V
mA
mA
mA
mA
mA
A
A
A
%
ns
ns
ns
Vdd
No load condition, f = 20 MHz, Vdd = 2.8V, 3.0V, 3.3V, 2.25V to 3.63V
No load condition, f = 20 MHz, Vdd = 2.5V
No load condition, f = 20 MHz, Vdd = 1.8V
Vdd = 2.5V to 3.3V, OE = GND, output is Weakly Pulled Down
Vdd = 1.8V, OE = GND, output is Weakly Pulled Down
ST = GND, Vdd = 2.8V to 3.3V, Output is Weakly Pulled Down
ST = GND, Vdd = 2.5V, Output is Weakly Pulled Down
ST = GND, Vdd = 1.8V, Output is Weakly Pulled Down
All Vdds
Vdd = 2.5V, 2.8V, 3.0V or 3.3V, 20% - 80%
Vdd =1.8V, 20% - 80%
Vdd = 2.25V - 3.63V, 20% - 80%
IOH = -4 mA (Vdd = 3.0V or 3.3V)
IOH = -3 mA (Vdd = 2.8V and Vdd = 2.5V)
IOH = -2 mA (Vdd = 1.8V)
IOL = 4 mA (Vdd = 3.0V or 3.3V)
IOL = 3 mA (Vdd = 2.8V and Vdd = 2.5V)
IOL = 2 mA (Vdd = 1.8V)
Pin 1, OE or ST
Pin 1, OE or ST
Pin 1, OE logic high or logic low, or ST logic high
Inclusive of Initial tolerance at 25°C, 1st year aging at 25°C, and
variations over operating temperature, rated power supply
voltage and load (15 pF ± 10%).
Condition
Frequency Range
Frequency Stability and Aging
Operating Temperature Range
Extended Commercial
Industrial
Contact
SiTime
for 1.5V support
Supply Voltage and Current Consumption
LVCMOS Output Characteristics
Output Low Voltage
VOL
10%
Vdd
Input Characteristics
Input High Voltage
Input Low Voltage
Input Pull-up Impedence
VIH
VIL
Z_in
70%
87
30%
100
Vdd
Vdd
k
2
M
Pin 1, ST logic low
Note:
1. All electrical specifications in the above table are specified with 15 pF output load at default drive strength and for all Vdd(s) unless otherwise stated.
SiTime Corporation
Rev. 1.11
990 Almanor Avenue
Sunnyvale, CA 94085
(408) 328-4400
www.sitime.com
Revised May 27, 2013
成都街头,红木箱子成精了
http://img64.pp.sohu.com/images/blog/2007/4/26/15/20/112c47d1ee4.jpg http://img64.pp.sohu.com/images/blog/2007/4/26/15/21/112c47dd266.jpg http://img64.pp.sohu.com/images/blo ......
清新 FPGA/CPLD
【SynPlify技术问题】综合约束与ISE的周期约束的区别
一个给综合软件参考,一个给布局布线操作作参考,当然,这个区别只存在于你单独用综合软件综合,之后再用ISE跑布局布线的情况下 (如果直接用ISE的XST做综合的话就只用作一次约束)...
eeleader FPGA/CPLD
做个有奖调查,说说你的业余时间都在干什么?
起因是昨天和坛子内的一位大牛聊工程师在工作之外的时间会不会利用身边的便利条件做些自己感兴趣的小玩意,他说他身边的很多人都在玩游戏:puzzle:当然,工作了一天,适当玩游戏放松下也无可 ......
eric_wang 工作这点儿事
【LAUNCHXL-CC2650】+开发环境的构建
本帖最后由 jinglixixi 于 2021-5-14 09:59 编辑 工欲善其事必先利其器,要想对CC2650进行开发就离不开开发环境的构建。TI的产品多以IAR和CCS为开发工具,而CC2650也是支持Keil开发的,因此 ......
jinglixixi 无线连接
关于MAXIM(美信),有个问题请教大家?
各位大侠们,有个问题想要请教一下,做个小调研。:loveliness: 关于MAXIM(美信)的产品,大家认为什么产品线或者某个产品型号是比较热门,大家用得比较多,或者比较感兴趣的? ......
EEWORLD社区 模拟电子
看看
这个网站限制过多...
张国强 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1834  689  1470  1451  2016  37  14  30  41  49 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved