SiT5358
1 MHz – 60 MHz, ±50 ppb, Elite Platform™ Ultra-precision Super-TCXO
Description
The
SiT5358
is a precision MEMS Super-TCXO optimized
for ±50 ppb stability from 0°C to 70°C. It supports ±100 ppb
stability in a wider temperature range (down to -40°C and
up to 105°C). Engineered for best dynamic performance, it
is ideal for high reliability telecom, wireless and networking,
industrial, precision GNSS and audio/video applications.
Leveraging SiTime’s unique DualMEMS™ temperature
sensing and TurboCompensation™ technologies, the
SiT5358 delivers the best dynamic performance for timing
stability in the presence of environmental stressors such as
air flow, temperature perturbation, vibration, shock, and
electromagnetic interference. This device also integrates
multiple on-chip regulators to filter power supply noise,
eliminating the need for a dedicated external LDO.
The SiT5358 offers three device configurations that can
be ordered using
Ordering Codes
for:
Features
◼
◼
◼
◼
◼
◼
◼
◼
◼
◼
◼
◼
Any frequency from 1 MHz to 60 MHz in 1 Hz steps
Factory programmable options for low lead time
Best dynamic stability under airflow, thermal shock
▪
±50 ppb stability over temperature, 0°C to 70°C
▪
±1 ppb/°C typical frequency slope (ΔF/ΔT)
▪
1.5e-11 ADEV at 10 second averaging time
No activity dips or micro jumps
Resistant to shock, vibration and board bending
On-chip regulators eliminate the need for external LDOs
Digital frequency pulling (DCTCXO) via I
2
C
▪
Digital control of output frequency and pull range
▪
Up to
±3200
ppm pull range
▪
Frequency-pull resolution down to 5 ppt
2.5 V, 2.8 V, 3.0 V and 3.3 V supply voltage
LVCMOS or clipped sinewave output
RoHS and REACH compliant
Pb-free, Halogen-free, Antimony-free
5.0 mm x 3.2 mm ceramic package
Applications
◼
The SiT5358 can be factory programmed for any
combination of voltage, and pull range. Programmability
enables designers to optimize clock configurations while
eliminating long lead times and customization costs
associated with quartz devices where each frequency is
custom built.
Refer to
Manufacturing Guideline
for proper reflow profile
and PCB cleaning recommendations to ensure best
performance.
◼
◼
◼
◼
◼
◼
◼
◼
4G/5G radio, Small cell
IEEE1588 boundary and grandmaster clocks
Carrier-grade routers and switches
Synchronous Ethernet
Optical transport – SONET/SDH, OTN, Stratum 3
DOCSIS 3.x remote PHY
GPS disciplined oscillators
Precision GNSS systems
Test and measurement
Block Diagram
5.0 mm x 3.2 mm Package Pinout
SDA / NC
OE / VC / NC
SCL / NC
NC
GND
1
10
9
VDD
NC
NC
CLK
2
3
8
7
4
5
6
A0 / NC
Figure 1. SiT5358 Block Diagram
Figure 2. Pin Assignments (Top view)
(Refer to
Table 13
for Pin Descriptions)
Rev 1.01
May 10, 2020
www.sitime.com
SiT5358
1 MHz – 60 MHz, ±50 ppb, Elite Platform™ Ultra-precision Super-TCXO
Ordering Information
The part number guide illustrated below is for reference only, in which boxes identify order codes having more than one option.
To customize and build an exact part number, use the SiTime
Part Number Generator.
To validate the part number, use the
SiTime
Part Number Decoder.
Part
Family
Silicon
Revision
Letter
Package Size
"F": 5.0 mm x 3.2 mm
Pin 1 Function
–
TCXO mode only
"E": Output Enable
"N": No Connect
TCXO
VCTCXO
DCTCXO
SiT5358AN - FR - 33 E 0 - 1
9.123456
T
SiT5358AN - FR - 33 V T - 1
9.123456
T
SiT5358AN - FRG33 J R - 1
9.123456
T
Packaging
"T": 12 mm Tape & Reel, 3 ku reel
"Y": 12 mm Tape & Reel, 1 ku reel
“X”: 12 mm Tape & Reel, 250 u reel
(blank): bulk
[2]
Operating Temperature Range
"N": Commercial, 0 to 70°C
"C": Extended Commercial, -20 to 70°C
"I": Industrial, -40 to 85°C
"E": Extended Industrial, -40 to 105°C
Frequency
Output Waveform
"-": LVCMOS
[1]
"C": Clipped Sinewave
1.000000 MHz to 60.000000 MHz
Pull Range
–
DCTCXO mode only
"T":
±6.25
ppm
"R":
±10
ppm
"Q":
±12.5
ppm
"M":
±25
ppm
"B":
±50
ppm
"C":
±80
ppm
"E":
±100
ppm
"F":
±125
ppm
"G":
"H":
"X":
"L":
"Y":
"S":
"Z":
"U":
±150 ppm
±200 ppm
±400 ppm
±600 ppm
±800 ppm
±1200 ppm
±1600 ppm
±3200 ppm
Frequency Stability
"R":
±50
ppb from 0 to 70°C
I
2
C Address Mode
–
DCTCXO mode only
“0”, “1”, “2”, “3”, “4”, “5”, “6”, “7”, “8”, “9”, “A”, “B”,
“C”, “D”, “E”, “F”: Order code representing hex
value of I
2
C address. When the I
2
C address is
factory programmed using this code, pin A0 is no
connect (NC).
“G”: I
2
C pin addressable mode. Address is set by
the logic on A0 pin.
Pin 1 Function
–
DCTCXO mode only
"I": Output Enable
"J": No Connect, software OE control
Supply Voltage
"25": 2.5 V
±10%
"28": 2.8 V
±10%
"30": 3.0 V
±10%
"33": 3.3 V
±10%
Notes:
1. “-“ corresponds to the default rise/fall time for LVCMOS output as specified in
Table 1
(Electrical Characteristics). Contact
SiTime
for other rise/fall time
options for best EMI or driving multiple loads. For differential outputs, contact
SiTime.
2. Bulk is available for sampling only.
Rev 1.01
Page 2 of 41
www.sitime.com
SiT5358
1 MHz – 60 MHz, ±50 ppb, Elite Platform™ Ultra-precision Super-TCXO
TABLE OF CONTENTS
Description ................................................................................................................................................................................... 1
Features....................................................................................................................................................................................... 1
Applications ................................................................................................................................................................................. 1
Block Diagram ............................................................................................................................................................................. 1
5.0 mm x 3.2 mm Package Pinout ............................................................................................................................................... 1
Ordering Information .................................................................................................................................................................... 2
Electrical Characteristics.............................................................................................................................................................. 4
Device Configurations and Pin-outs ........................................................................................................................................... 10
Pin-out Top Views............................................................................................................................................................... 10
Test Circuit Diagrams for LVCMOS and Clipped Sinewave Outputs ......................................................................................... 11
Waveforms................................................................................................................................................................................. 13
Timing Diagrams ........................................................................................................................................................................ 14
Stability Diagrams ...................................................................................................................................................................... 14
Typical Performance Plots ......................................................................................................................................................... 15
Architecture Overview ................................................................................................................................................................ 19
Frequency Stability ............................................................................................................................................................. 19
Output Frequency and Format ............................................................................................................................................ 19
Output Frequency Tuning ................................................................................................................................................... 19
Pin 1 Configuration (OE, VC, or NC) .................................................................................................................................. 20
Device Configurations ................................................................................................................................................................ 20
TCXO Configuration ........................................................................................................................................................... 20
VCTCXO Configuration ...................................................................................................................................................... 21
DCTCXO Configuration ...................................................................................................................................................... 22
VCTCXO-Specific Design Considerations ................................................................................................................................. 23
Linearity .............................................................................................................................................................................. 23
Control Voltage Bandwidth ................................................................................................................................................. 23
FV Characteristic Slope K
V
................................................................................................................................................. 23
Pull Range, Absolute Pull Range ........................................................................................................................................ 24
DCTCXO-Specific Design Considerations ................................................................................................................................. 25
Pull Range and Absolute Pull Range .................................................................................................................................. 25
Output Frequency ............................................................................................................................................................... 26
I
2
C Control Registers .......................................................................................................................................................... 28
Register Descriptions.......................................................................................................................................................... 28
Register Address: 0x00. Digital Frequency Control Least Significant Word (LSW) ............................................................ 28
Register Address: 0x01. OE Control, Digital Frequency Control Most Significant Word (MSW) ......................................... 29
Register Address: 0x02. DIGITAL PULL RANGE CONTROL
[18]
........................................................................................ 30
Serial Interface Configuration Description .......................................................................................................................... 31
Serial Signal Format ........................................................................................................................................................... 31
Parallel Signal Format ........................................................................................................................................................ 32
Parallel Data Format ........................................................................................................................................................... 32
I
2
C Timing Specification ...................................................................................................................................................... 34
I
2
C Device Address Modes ................................................................................................................................................. 35
Schematic Example ............................................................................................................................................................ 36
Dimensions and Patterns ........................................................................................................................................................... 37
Layout Guidelines ...................................................................................................................................................................... 38
Manufacturing Guidelines .......................................................................................................................................................... 38
Additional Information ................................................................................................................................................................ 39
Revision History ......................................................................................................................................................................... 40
Rev 1.01
Page 3 of 41
www.sitime.com
SiT5358
1 MHz – 60 MHz, ±50 ppb, Elite Platform™ Ultra-precision Super-TCXO
Electrical Characteristics
All Min and Max limits are specified over temperature and rated operating voltage with 15 pF output load unless otherwise
stated. Typical values are at 25°C and 3.3 V Vdd.
Table 1. Output Characteristics
Parameters
Nominal Output Frequency Range
Rated-stability Temperature Range
Operating Temperature Range
Symbol
F_nom
T_rated
T_oper
Min.
1
0
0
-20
-40
-40
Frequency Stability over
Temperature
F_stab
–
Typ.
–
–
–
–
–
–
–
Max.
60
+70
+70
+70
+85
+105
±50
Unit
MHz
°C
°C
°C
°C
°C
ppb
Commercial, ambient temperature
Commercial, ambient temperature
Extended commercial, ambient temperature
Industrial, ambient temperature
Extended industrial, ambient temperature
Over rated-stability temperature range (T_rated) as shown in
Figure 46;
referenced to (max frequency + min frequency)/2
over the temperature range. Vc=Vdd/2 for VCTCXO
Over operating temperature range (T_oper); referenced to
(max frequency + min frequency)/2 over the temperature
range. Vc=Vdd/2 for VCTCXO
Initial frequency at 25°C at 48 hours after 2 reflows
Over rated-stability temperature range (T_rated); Vdd ±5%
Over operating temperature range (T_oper); Vdd ±5%
Over rated-stability temperature range (T_rated); LVCMOS
output, 15 pF ±10%. Clipped sinewave output, 10 kΩ ||
10 pF ±10%
Over operating temperature (T_oper); LVCMOS output, 15
pF ±10%. Clipped sinewave, 10 kΩ || 10 pF ±10%
0.5°C/min temperature ramp rate, -20 to 85°C
0.5°C/min temperature ramp rate, -40 to -20°C
0.5°C/min temperature ramp rate, 85 to 105°C
0.5°C/min temperature ramp rate, -20 to 85°C
0.5°C/min temperature ramp rate, -40 to -20°C
0.5°C/min temperature ramp rate, 85 to 105°C
Inclusive of frequency variation due to temperature,
±10%
supply variation,
±1.5
pF load variation and 24-hour aging
-40 to 105°C, 0.5°C/min ramp rate, defined as
±ΔF/2
as
shown in
Figure 19
-40 to 85°C, 0.5°C/min ramp rate, defined as
±ΔF/2
as
shown in
Figure 19
-20 to 70°C, 0.5°C/min ramp rate, defined as
±ΔF/2
as
shown in
Figure 19
0 to 70°C, 0.5°C/min ramp rate, defined as
±ΔF/2
as
shown in
Figure 19.
Refer to
Figure 46
for typical plot.
At 85°C, after 30-days of continued operation. Aging is
measured with respect to day 31.
At 85°C, after 2-days of continued operation. Aging is
measured with respect to day 3.
Condition
Frequency Coverage
Temperature Range
Frequency Stability
–
–
±100
ppb
Initial Tolerance
Supply Voltage Sensitivity
Output Load Sensitivity
F_init
F_Vdd
F_load
–
–
–
–
–
±0.4
±0.5
±0.05
±0.3
±1.3
±2.5
±0.22
ppm
ppb
ppb
ppb
–
Frequency vs. Temperature Slope
ΔF/ΔT
–
–
–
Dynamic Frequency Change during
Temperature Ramp
F_dynamic
–
–
–
24-hour holdover stability
Hysteresis Over Temperature
Contact
SiTime
for lower hysteresis
F_24_Hold
F_hys
–
–
–
–
–
One-Day Aging
One-Year Aging
5-Year Aging
10-Year Aging
20-Year Aging
Allan deviation
Duty Cycle
Rise/Fall Time
Output Voltage High
Output Voltage Low
Output Impedance
F_1d
F_1y
F_5y
F_10y
F_20y
ADEV
DC
Tr, Tf
VOH
VOL
Z_out_c
–
–
–
–
–
–
45
0.8
90%
–
–
–
–
–
±0.05
±0.9
±1
±0.9
±0.008
±0.01
±0.008
–
±25
±15
±10
±9
±0.5
±57
±73
±80
±87
1.5e-11
–
1.2
–
–
17
17
18
19
±0.40
±2
±3.5
±3.3
±0.02
±0.03
±0.028
±0.15
±42
±27
±20
±19
±2.0
±230
±320
±360
±400
–
55
1.9
–
10%
–
–
–
–
ppb
ppb/°C
ppb/°C
ppb/°C
ppb/s
ppb/s
ppb/s
ppm
ppb
ppb
ppb
ppb
ppb
ppb
ppb
ppb
ppb
–
%
ns
Vdd
Vdd
Ohms
Ohms
Ohms
Ohms
10 second averaging time
[3]
LVCMOS Output Characteristics
10% - 90% Vdd
IOH = +3 mA
IOL = -3 mA
Impedance looking into output buffer, Vdd = 3.3 V
Impedance looking into output buffer, Vdd = 3.0 V
Impedance looking into output buffer, Vdd = 2.8 V
Impedance looking into output buffer, Vdd = 2.5 V
Rev 1.01
Page 4 of 41
www.sitime.com
SiT5358
1 MHz – 60 MHz, ±50 ppb, Elite Platform™ Ultra-precision Super-TCXO
Table 1. Output Characteristics (continued)
Parameters
Output Voltage Swing
Rise/Fall Time
Start-up Time
Output Enable Time
Time to Rated Frequency Stability
Symbol
V_out
Tr, Tf
T_start
T_oe
T_stability
Min.
0.8
–
–
–
–
Typ.
–
3.5
2.5
–
5
Max.
1.2
4.6
3.5
680
45
Unit
V
ns
ms
ns
ms
Condition
Clipped sinewave output, 10 kΩ || 10 pF ±10%
20% - 80% Vdd, F_nom = 19.2 MHz
Time to first pulse, measured from the time Vdd reaches
90% of its final value. Vdd ramp time is 100 µs, 0V to Vdd
F_nom = 10 MHz. See
Timing Diagrams
section below
Time to first accurate pulse within rated stability, measured
from the time Vdd reaches 90% of its final value. Vdd
ramp time = 100 µs
Clipped Sinewave Output Characteristics
Start-up Characteristics
Note:
3. Measured 2 hours after startup in a temperature chamber with a constant temperature in still air.
Rev 1.01
Page 5 of 41
www.sitime.com