电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962F-0422902QYC

产品描述FPGA, 1536 CLBS, 320640 GATES, CQFP288, CERAMIC, QFP-288
产品类别可编程逻辑器件    可编程逻辑   
文件大小644KB,共41页
制造商Cobham Semiconductor Solutions
下载文档 详细参数 全文预览

5962F-0422902QYC概述

FPGA, 1536 CLBS, 320640 GATES, CQFP288, CERAMIC, QFP-288

5962F-0422902QYC规格参数

参数名称属性值
厂商名称Cobham Semiconductor Solutions
零件包装代码QFP
包装说明QFF,
针数288
Reach Compliance Codeunknown
CLB-Max的组合延迟1.01 ns
JESD-30 代码S-CQFP-F288
JESD-609代码e4
长度40 mm
可配置逻辑块数量1536
等效关口数量320640
端子数量288
最高工作温度125 °C
最低工作温度-55 °C
组织1536 CLBS, 320640 GATES
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码QFF
封装形状SQUARE
封装形式FLATPACK
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class Q
座面最大高度2.42 mm
最大供电电压2.7 V
最小供电电压2.3 V
标称供电电压2.5 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层GOLD
端子形式FLAT
端子节距0.5 mm
端子位置QUAD
总剂量300k Rad(Si) V
宽度40 mm
Base Number Matches1

文档预览

下载PDF文档
Standard Products
UT6325 RadTol Eclipse FPGA
Data Sheeet
November 2013
www.aeroflex.com/FPGA
FEATURES
0.25m, five-layer metal, ViaLink
TM
epitaxial CMOS
process for smallest die sizes
One-time programmable, ViaLink technology for
personalization
Typical performance characteristics -- 120 MHz 16-bit
counters, 120 MHz datapaths, 60+ MHz FIFOs
2.5V core supply voltage, 3.3V I/O supply voltage
Up to 320,000 system gates (non-volatile)
I/Os
- Interfaces with 3.3 volt
- PCI compliant with 3.3 volt
- Full JTAG 1149.1 compliant
- Registered I/O cells with individually controlled enables
Operational environment; total dose irradiation testing to
MIL-STD-883 Test Method 1019
- Total-dose: 300 krad(Si)
- SEL Immune: <120MeV-cm
2
/mg
- LET
TH
(0.25) MeV-cm
2
/mg:
>42 logic cell flip flops
>64 for embedded SRAM
- Saturated Cross Section (cm2) per bit
5.0E-7 logic cell flip flops
2.0E-7 embedded SRAM
Up to 24 dual-port RadTol SRAM modules, organized in
user-configurable 2,304 bit blocks
- 5ns access times, each port independently accessible
- Fast and efficient for FIFO, RAM, and initialized RAM
functions
100% routable with full logic cell utilization and 100% user
fixed I/O
Variable-grain logic cells provide high performance and
100% utilization
Typical logic utilization = 65-80% (design dependent)
Comprehensive design tools include high quality Verilog/
VHDL synthesis and simulation
QuickLogic IP available for microcontrollers, DRAM
controllers, USART and PCI
Packaged in a 208-pin CQFP, 288 CQFP, 484 CCGA, 484
CLGA, 208 PQFP, 280 PBGA, and 484 PBGA
Standard Microcircuit Drawing 5962-04229
- QML Q & V
INTRODUCTION
The UT6325 RadTol Eclipse Field Programmable Gate Array
Family (FPGA) offers up to 320,000 system gates including
Dual-Port RadTol SRAM modules. It is fabricated on 0.25m
five-layer metal ViaLink CMOS process and contains 1,536
logic cells and 24 dual-port SRAM modules (see Figure 1 Block
Diagram). Each SRAM module has 2,304 RAM bits, for a
maximum total of 55,300 bits. Please reference product family
features chart on page 2.
SRAM modules are Dual Port (one asynchronous/synchronous
read port, one write port) and can be configured into one of four
modes (see Figure 2). Designers can cascade multiple RAM
modules to increase the depth or width allowed in single
modules by connecting corresponding address lines together and
dividing the words between modules (see Figure 3). This
approach allows a variety of address depths and word widths to
be tailored to a specific application.
The UT6325 RadTol Eclipse FPGA is available in a 208-pin
Cerquad Flatpack, allowing access to 99 bidirectional signal I/
O, 1 dedicated clock, 8 programmable clocks and 16 high drive
inputs. Other package options include a 288 CQFP, 484 CCGA
and a 484 CLGA.
Aeroflex uses QuickLogic Corporation’s licensed ESP
(Embedded Standard Products) technology. QuickLogic is a
pioneer in the FPGA semiconductor and software tools field.
1
【自制】 O L E D 全面屏手表,流~~畅~播放Badapple
【自制】 O L E D 全面屏手表,流~~畅~播放Badapple 基于OLED屏幕的全面屏手表,可陀螺仪手势切换界面,电容按键唤醒,播放badapple以及作U盘等 开源地址见视频评论区置顶 演示视频 ......
lovelessing stm32/stm8
LED旋转显示广告牌
LED旋转显示水晶球,是精心做的毕业设计,基于AVR单片机!...
luckyzhe 单片机
新手请教
各位大侠,小弟最近在学习vxworks BSP,在usrRoot中看到一些问题,希望大家不吝赐教!! 1.usrRoot里有段代码:#ifdef INCLUDE_IO_SYSTEM iosInit() #endif 我的理解是这段代码是初始化IO的 ......
RobinLee 嵌入式系统
残余应力测试-西格马
目前测量残余应力的方法有三种:磁测法、X射线法、盲孔法 下面主要介绍一下盲孔法测残余应力 一、目的 钻盲孔法测量焊接钢板的残余应力。 二、使用设备和仪器 1、DZDL-1型钻孔装置。 2、(西 ......
sigmar 测试/测量
高可靠性全集成式汽车 eCall 开关,会给汽车届带来哪些变化啊。
最近,Qorvo 提供两个版本的新型 AECQ 级开关:QPC1251Q适用于 eCall;QPC1252Q适用于双卡双通 (DSDA) eCall。与传统的分立式开关设计相比,两款开关都可以节省高达 50% 的电路板空间,并具有高 ......
alan000345 无线连接
现在51单片机能和蓝牙设备或者802.11的网卡互连使用么?
现在51单片机能和蓝牙设备或者802.11的网卡互连使用么?...
mimi 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 538  1204  2396  2329  382  11  25  49  47  8 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved