电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

550SC10M000BGR

产品描述Oscillator
产品类别无源元件    振荡器   
文件大小556KB,共44页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

550SC10M000BGR概述

Oscillator

550SC10M000BGR规格参数

参数名称属性值
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
Base Number Matches1

文档预览

下载PDF文档
Si550
V
O L TA G E
- C
O N T R O L L E D
C
R Y S TA L
O
S C I L L A T O R
(V CX O)
10 MH
Z T O
1.4 G H
Z
Features
Available with any-rate output
frequencies from 10 MHz to
945 MHz and selected frequencies
to 1.4 GHz
3rd generation DSPLL
®
with
superior jitter performance
3x better frequency stability than
SAW based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, & CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Lead-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET / SDH
xDSL
10 GbE LAN / WAN
Low-jitter clock generation
Optical modules
Clock and data recovery
Pin Assignments:
See page 6.
(Top View)
V
C
1
2
3
6
5
4
V
DD
Description
The Si550 VCXO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry to
provide a low-jitter clock at high frequencies. The Si550 is available with
any-rate output frequency from 10 to 945 MHz and selected frequencies to
1400 MHz. Unlike traditional VCXO’s where a different crystal is required for
each output frequency, the Si550 uses one fixed crystal to provide a wide
range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In
addition, DSPLL clock synthesis provides superior supply noise rejection,
simplifying the task of generating low-jitter clocks in noisy environments
typically found in communication systems. The Si550 IC-based VCXO is
factory configurable for a wide variety of user specifications, including
frequency, supply voltage, output format, tuning slope, and temperature
stability. Specific configurations are factory programmed at time of shipment,
thereby eliminating long lead times associated with custom oscillators.
OE
GND
CLK–
CLK+
Functional Block Diagram
V
DD
CLK–
CLK+
Fixed
Frequency
XO
Any-rate
10-1400 MHz
DSPLL
®
Clock Synthesis
ADC
Vc
OE
GND
Rev. 0.5 7/06
Copyright © 2006 by Silicon Laboratories
Si550
很实用的Cadence使用参考手册 共388页
很实用的Cadence使用参考手册 共388页...
奋斗吧小鱼儿 FPGA/CPLD
wince程序怎么运行啊
我在vs2005上开发了一个wince程序,我现在想把这个程序拷到wince模拟器上运行(必须拷贝过去),还有需要安装.NETframework吗????又点银...
eeszg 嵌入式系统
假如安防产品也能“下乡
“曹县农村偷东西的人太嚣张了!前几天我家的羊被人偷了,小偷还很嚣张,夜里把主人睡觉的房子锁上,然后放心大胆的牵羊逮猪或偷粮食,就是主人醒了也是看着他们偷,一点办法都没有。还有的小偷 ......
xyh_521 工业自动化与控制
关于M4129芯片+外置PHY(MII)+LWIP,驱动问题
各位大侠:小弟是新手,现在做一个项目,需要配置M4129芯片+外置PHY(MII),硬件驱动一直搞不定,不知道怎么配置,希望大家能给与指导。...
liuyaoyang815 微控制器 MCU
PID算法的C语言实现与仿真
控制点包含三种比较简单的PID控制算法,分别是:增量式算法,位置式算法,微分先行。 这三种PID算法虽然简单,但各有特点,基本上能满足一般控制的大多数要求。 125289 本帖最后由 37°男 ......
37°男人 DSP 与 ARM 处理器
求教:关于UCOS-II任务切换的疑惑
在CM3架构下,UCOS-ii的任务切换在OS_CPU_PendSVHandler中断中进行,其中中断服务代码如下: OS_CPU_PendSVHandler CPSID I ; Prev ......
zcj20080882 实时操作系统RTOS

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1816  980  2476  1851  1428  20  15  43  22  23 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved