电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

532AA000485DG

产品描述standard clock oscillators dual XO 6 pin 0.3ps RS jtr (ncnr)
产品类别无源元件   
文件大小457KB,共12页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

532AA000485DG在线购买

供应商 器件名称 价格 最低购买 库存  
532AA000485DG - - 点击查看 点击购买

532AA000485DG概述

standard clock oscillators dual XO 6 pin 0.3ps RS jtr (ncnr)

532AA000485DG规格参数

参数名称属性值
ManufactureSilicon Laboratories
产品种类
Product Category
Standard Clock Oscillators
RoHSYes
ProducXO
封装 / 箱体
Package / Case
7 mm x 5 mm
频率
Frequency
491.52 MHz
频率稳定性
Frequency Stability
50 PPM
Supply Voltage3.3 V
端接类型
Termination Style
SMD/SMT
Dimensions5 mm W x 7 mm L
安装风格
Mounting Style
SMD/SMT
Unit Weigh186.030 mg

文档预览

下载PDF文档
Si532
R
EVISION
D
D
U A L
F
REQUENCY
C
R Y S TA L
O
SCILLATOR
(X O )
(10 M H
Z TO
1 . 4 G H
Z
)
Features
Available with any-frequency output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
Two selectable output frequencies
rd
®
3 generation DSPLL with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
FS
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si532 dual frequency XO utilizes Silicon Laboratories’ advanced
DSPLL
®
circuitry to provide a low jitter clock at high frequencies. The Si532 is
available with any-frequency output frequency from 10 to 945 MHz and select
frequencies to 1400 MHz. Unlike a traditional XO where a different crystal is
required for each output frequency, the Si532 uses one fixed crystal
frequency to provide a wide range of output frequencies. This IC based
approach allows the crystal resonator to provide exceptional frequency
stability and reliability. In addition, DSPLL clock synthesis provides superior
supply noise rejection, simplifying the task of generating low jitter clocks in
noisy environments typically found in communication systems. The Si532 IC
based XO is factory configurable for a wide variety of user specifications
including frequency, supply voltage, output format, and temperature stability.
Specific configurations are factory programmed at time of shipment, thereby
eliminating long lead times associated with custom oscillators.
CLK–
CLK+
(LVDS/LVPECL/CML)
FS
OE
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
(CMOS)
Fixed
Frequency
XO
Any-frequency
10–1400 MHz
DSPLL
®
Clock
Synthesis
FS
OE
GND
Rev. 1.4 6/18
Copyright © 2018 by Silicon Laboratories
Si532
基于MSP430FG439 的心电图系统
最近在ti上买了基于MSP430FG439的心电仪板子。但在调试的时候心电图的波形总是出不来。根据其工作原理是利用两信号的差值来获取心电信号,但我在前端利用测量两个手指输入信号的差值波形时,其 ......
swimmcat 微控制器 MCU
怎么把这个9引脚删掉
这个我怎么删都删不掉 ...
静书剑心 TI技术论坛
51学习板,12864液晶屏,MSP430F169最小系统板,232转485,交换机等
本帖最后由 hanskying666 于 2014-3-15 22:31 编辑 1、S232转RS485转换器 232转485协议转换器 RS232转485转换器 5元 2、MSP430F169最小系统板2个 一个1 ......
hanskying666 淘e淘
STM32的ISP速度如何?
我没有试验过ISP的时间现在客户考量生产问题,打算生产时ISP烧录,用STM32做一个ISPProgrammer,这样就鸡生蛋蛋生鸡无穷尽也...
ubeczigbee stm32/stm8
开关电源稳定性的设计与测试!
引言 众所周知,任何闭环系统在增益为单位增益l,且内部随频率变化的相移为360°时,该闭环控制系统都会存在不稳定的可能性。因此几乎所有的开关电源都有一个闭环反馈控制系统,从而能获得较好 ......
木犯001号 电源技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1525  2152  1538  1649  2036  44  28  10  2  47 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved