电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530AC83M3333DG

产品描述standard clock oscillators sngl XO 6 pin 0.3ps rms jitter (ncnr)
产品类别无源元件   
文件大小127KB,共12页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

530AC83M3333DG在线购买

供应商 器件名称 价格 最低购买 库存  
530AC83M3333DG - - 点击查看 点击购买

530AC83M3333DG概述

standard clock oscillators sngl XO 6 pin 0.3ps rms jitter (ncnr)

530AC83M3333DG规格参数

参数名称属性值
ManufactureSilicon Laboratories
产品种类
Product Category
Standard Clock Oscillators
RoHSYes
ProducXO
封装 / 箱体
Package / Case
7 mm x 5 mm
频率
Frequency
83.3333 MHz
频率稳定性
Frequency Stability
7 PPM
Supply Voltage3.3 V
端接类型
Termination Style
SMD/SMT
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
Dimensions5 mm W x 7 mm L
安装风格
Mounting Style
Solder Pad
Unit Weigh186.030 mg

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R YS TA L
O
SCILLATOR
(XO) (10 M H
Z
Features
TO
1 . 4 GH
Z
)
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
1
6
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
OE
2
5
CLK–
GND
3
4
CLK+
Si530 (LVDS/LVPECL/CML)
OE
1
6
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
2
5
NC
GND
3
4
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
1
6
V
DD
NC
2
5
CLK–
GND
3
4
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.4 5/13
Copyright © 2013 by Silicon Laboratories
Si530/531
运放补偿电容
本帖最后由 Jacktang 于 2018-4-29 18:19 编辑 运放的相位补偿 为了让运放能够正常工作,电路中常在输入与输出之间加一相位补偿电容。 1, 关于补偿电容 理论计算有是有的 ......
Jacktang 模拟与混合信号
飞利浦64亿美元出售半导体部门主要股份
新华网布鲁塞尔8月3日专电电子业巨头飞利浦电子公司3日宣布,该公司已经同意将其半导体部门80.1%的股份出售给一个私人投资联合体,交易金额高达64亿欧元。 · 飞利浦当天 ......
fighting 模拟电子
呵呵,欢迎“破茧佼龙”版主回家!
:lol :lol :lol :lol :lol :lol...
soso 为我们提建议&公告
IR2110 VS引脚
315539 315538 用IR2110的HO和VS驱动一个MOS管,开始可以但是过一会IR2110 的VS引脚的电压会很高,导致输入端电压会很高达到了10V,而且降不下,这使2110坏了吗?还是电路有问题 。 LO端是浮 ......
735978414a 电子竞赛
大家告诉我一下怎么赚芯币快
如上面所说...
dgqbt 聊聊、笑笑、闹闹
TMS320F28335 串口 SCI
TMS320F28335的串口有三个串口,SCIA,SCIB和SCIC,GPIO的管脚对应如下: SCIA对应GPIO28/29和GPIO35/36两组可选,SCIB有四组管脚可以选择,分别是GPIO9/11,GPIO14/15,GPIO18/19,GPIO22/23,SC ......
Aguilera DSP 与 ARM 处理器

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2267  597  553  2086  2042  35  57  37  43  4 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved