电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

RED3000/3600

产品描述Prescaler, CMOS, PDIP8
产品类别逻辑    逻辑   
文件大小38KB,共2页
制造商US Digital Corp
下载文档 详细参数 全文预览

RED3000/3600概述

Prescaler, CMOS, PDIP8

RED3000/3600规格参数

参数名称属性值
厂商名称US Digital Corp
包装说明DIP, DIP8,.3
Reach Compliance Codeunknown
JESD-30 代码R-PDIP-T8
逻辑集成电路类型PRESCALER
端子数量8
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码DIP
封装等效代码DIP8,.3
封装形状RECTANGULAR
封装形式IN-LINE
电源5/10 V
最大电源电流(ICC)0.02 mA
认证状态Not Qualified
表面贴装NO
技术CMOS
温度等级INDUSTRIAL
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
Base Number Matches1

文档预览

下载PDF文档
LSI/CSI
UL
®
RED SERIES
(631) 271-0400 FAX (631) 271-0405
LSI Computer Systems, Inc. 1235 Walt Whitman Road, Melville, NY 11747
A3800
AC LINE FREQUENCY DIVIDERS
July 2000
RED SERIES
RED 5/6
Divide by 5 or 6
RED 50/60
Divide by 50 or 60
RED 100/120
Divide by 100 or 120
RED 300/360
Divide by 300 or 360
RED 500/600
Divide by 500 or 600
RED 3000/3600
Divide by 3000 or 3600
FEATURES:
• Clock input pulse shaper accepts 50Hz/60Hz
sine wave directly
• Fully static counter operation
• +4.5V to +15V operation (V
DD
-V
SS
)
• Low power dissipation
• High noise immunity
• Reset
• Input Enable
• 50Hz/60Hz division select input
• Output low power TTL compatible at +4.5V operation
• Square Wave Output (except for ÷ 5)
• RED x/y (DIP); RED x/y-S (SOIC) See Figure 1
APPLICATION:
Time base generator from either 50 Hz or 60 Hz line
frequency to produce:
10 pulses per second
1 pulse per second
1 pulse per 2 seconds
1 pulse per .1 minute
1 pulse per 10 seconds
1 pulse per minute
(RED 5/6)
(RED 50/60)
(RED 100/120)
(RED 300/360)
(RED 500/600)
(RED 3000/3600)
PIN ASSIGNMENT - TOP VIEW
LSI
OUTPUT
1
8
V
DD
(V+)
RESET
2
7
DIVISION SELECT
V
SS
(-V)
3
6
ENABLE
NC
4
5
CLOCK INPUT
FIGURE 1
MARKING AS FOLLOWS:
PART
MARKING
RED 5/6
RED 50/60
RED 100/120
RED 300/360
RED 500/600
RED 3000/3600
RED 6
RED 60
RED 120
RED 360
RED 600
RED 3600
DESCRIPTION OF OPERATION:
The counter advances by one on each negative transition of the
input clock pulse as long as the Enable signal is High and the
Reset signal is Low. When the Enable signal is Low the input
clock pulses will be inhibited and the counter will be held at the
state it was in prior to bringing the Enable Low. A High Reset
signal clears the counter to zero count.
Depending on the device used, a Low on the Division Select in-
put will cause a Divide by 6, 60, 120, 360, 600 or 3600. A High
on the Division Select will cause a Divide by 5, 50, 100, 300, 500
or 3000.
All outputs are 50% duty cycle except RED 5, where output is
low for two clocks and high for three clocks.
CLOCK INPUT
If input signals are less than the Vss or greater than V
DD
, a
series input resistor should be used to limit the maximum input
current to 2 mA.
MAXIMUM RATINGS:
PARAMETER
SYMBOL
VALUE
UNIT
Storage Temperature
T
STG
-65 to +150
˚C
Operating Temperature T
A
-40 to +85
˚C
DC Supply Voltage
(V
DD
-Vss)
+18
V
Voltage at any input
V
IN
Vss -.3 to V
DD
+.3
V
ENABLE SIGNAL TIMING
If the Enable signal switches Low during a positive clock phase and
then switches High during a negative clock phase, a false count will
be registered. To prevent this from happening, the Enable signal
should not switch Low during a positive clock phase unless the switch
to High also occurs during a positive clock phase. The Enable signal
should normally be switched during a negative clock phase.
The information included herein is believed to be
accurate and reliable. However, LSI Computer Systems,
Inc. assumes no responsibilities for inaccuracies, nor for
any infringements of patent rights of others which may
result from its use.
RED-062600-1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 471  2329  1082  494  1453  56  18  19  52  10 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved