电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT24WC17PA-1.8

产品描述2K/4K/8K/16K-Bit Serial E2PROM
产品类别存储    存储   
文件大小43KB,共8页
制造商Catalyst
官网地址http://www.catalyst-semiconductor.com/
下载文档 详细参数 全文预览

CAT24WC17PA-1.8概述

2K/4K/8K/16K-Bit Serial E2PROM

CAT24WC17PA-1.8规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称Catalyst
零件包装代码DIP
包装说明DIP, DIP8,.3
针数8
Reach Compliance Codeunknown
ECCN代码EAR99
其他特性1000000 PROGRAM/ERASE CYCLES; 100 YEAR DATA RETENTION; SELF TIMED WRITE
最大时钟频率 (fCLK)0.1 MHz
数据保留时间-最小值100
耐久性1000000 Write/Erase Cycles
I2C控制字节1010MMMR
JESD-30 代码R-PDIP-T8
JESD-609代码e0
长度9.36 mm
内存密度16384 bit
内存集成电路类型EEPROM
内存宽度8
功能数量1
端子数量8
字数2048 words
字数代码2000
工作模式SYNCHRONOUS
最高工作温度105 °C
最低工作温度-40 °C
组织2KX8
封装主体材料PLASTIC/EPOXY
封装代码DIP
封装等效代码DIP8,.3
封装形状RECTANGULAR
封装形式IN-LINE
并行/串行SERIAL
峰值回流温度(摄氏度)NOT SPECIFIED
电源1.8/6 V
认证状态Not Qualified
座面最大高度4.57 mm
串行总线类型I2C
最大待机电流9e-7 A
最大压摆率0.003 mA
最大供电电压 (Vsup)6 V
最小供电电压 (Vsup)1.8 V
表面贴装NO
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度7.62 mm
最长写入周期时间 (tWC)10 ms
写保护HARDWARE
Base Number Matches1

文档预览

下载PDF文档
Preliminary
CAT24WC03/05/09/17
2K/4K/8K/16K-Bit Serial E
2
PROM
FEATURES
s
400 KHZ I
2
C Bus Compatible*
s
1.8 to 6.0Volt Operation
s
Low Power CMOS Technology
s
Write Protect Feature
s
Self-Timed Write Cycle with Auto-Clear
s
1,000,000 Program/Erase Cycles
s
100 Year Data Retention
s
8-pin DIP, 8-pin SOIC and 8-pin TSSOP Package
s
Commercial, Industrial and Automotive
–Top 1/2 Array Protected When WP at V
IH
s
16-Byte Page Write Buffer
Temperature Ranges
DESCRIPTION
The CAT24WC03/05/09/17 is a 2K/4K/8K/16K-bit Serial
CMOS E
2
PROM internally organized as 256/512/1024/
2048 words of 8 bits each. Catalyst’s advanced CMOS
technology substantially reduces device power require-
ments. The CAT24WC03/05/09/17 features a 16-byte
page write buffer. The device operates via the I
2
C bus
serial interface, has a special write protection feature,
and is available in 8-pin DIP or 8-pin SOIC
PIN CONFIGURATION
DIP Package (P)
A0
A1
A2
VSS
1
2
3
4
8
7
6
5
VCC
WP
SCL
SDA
A0
A1
A2
VSS
BLOCK DIAGRAM
SOIC Package (J)
1
2
3
4
8
7
6
5
VCC
WP
SCL
SDA
EXTERNAL LOAD
DOUT
ACK
VCC
VSS
WORD ADDRESS
BUFFERS
COLUMN
DECODERS
SENSE AMPS
SHIFT REGISTERS
TSSOP Package (U)
(** Available for 24WC03 only)
SDA
VCC
WP
SCL
SDA
WP
START/STOP
LOGIC
A0
A1
A2
VSS
1
2
3
4
SS
8
7
6
5
XDEC
CONTROL
LOGIC
E
2
PROM
PIN FUNCTIONS
Pin Name
A0, A1, A2
SDA
SCL
WP
V
CC
V
SS
Function
Device Address Inputs
Serial Data/Address
Serial Clock
Write Protect
+1.8V to +6.0V Power Supply
Ground
A0
A1
A2
SLAVE
ADDRESS
COMPARATORS
SCL
STATE COUNTERS
DATA IN STORAGE
HIGH VOLTAGE/
TIMING CONTROL
24WCXX F03
* Catalyst Semiconductor is licensed by Philips Corporation to carry the I
2
C Bus Protocol.
© 1999 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 25063-00 2/98 S-1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1924  1469  605  1496  961  39  30  13  31  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved