电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CAT24WC256P-1.8

产品描述EEPROM, 32KX8, Serial, CMOS, PDIP8, PLASTIC, DIP-8
产品类别存储    存储   
文件大小513KB,共10页
制造商Catalyst
官网地址http://www.catalyst-semiconductor.com/
下载文档 详细参数 全文预览

CAT24WC256P-1.8概述

EEPROM, 32KX8, Serial, CMOS, PDIP8, PLASTIC, DIP-8

CAT24WC256P-1.8规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Catalyst
零件包装代码DIP
包装说明DIP, DIP8,.3
针数8
Reach Compliance Codeunknown
ECCN代码EAR99
其他特性100000 PROGRAM/ERASE CYCLES; 100 YEARS DATA RETENTION; SELF TIMED WRITE
最大时钟频率 (fCLK)0.1 MHz
数据保留时间-最小值100
耐久性100000 Write/Erase Cycles
I2C控制字节10100DDR
JESD-30 代码R-PDIP-T8
JESD-609代码e0
长度9.59 mm
内存密度262144 bit
内存集成电路类型EEPROM
内存宽度8
功能数量1
端子数量8
字数32768 words
字数代码32000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织32KX8
封装主体材料PLASTIC/EPOXY
封装代码DIP
封装等效代码DIP8,.3
封装形状RECTANGULAR
封装形式IN-LINE
并行/串行SERIAL
峰值回流温度(摄氏度)240
电源2/5 V
认证状态Not Qualified
座面最大高度4.57 mm
串行总线类型I2C
最大待机电流0.000001 A
最大压摆率0.003 mA
最大供电电压 (Vsup)6 V
最小供电电压 (Vsup)1.8 V
标称供电电压 (Vsup)3 V
表面贴装NO
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
宽度7.62 mm
最长写入周期时间 (tWC)10 ms
写保护HARDWARE
Base Number Matches1

文档预览

下载PDF文档
CAT24WC256
256K-Bit I
2
C Serial CMOS EEPROM
(CAT24WC256 not recommended for new designs. See CAT24FC256 data sheet.)
H
GEN
FR
ALO
EE
LE
A
D
F
R
E
E
TM
FEATURES
1MHz I
2
C bus compatible*
1.8 to 6 volt operation
Low power CMOS technology
64-byte page write buffer
Self-timed write cycle with auto-clear
Commercial, industrial and automotive
Write protect feature
– entire array protected when WP at V
IH
100,000 program/erase cycles
100 year data retention
8-pin DIP or 8-pin SOIC
"Green" package options available
temperature ranges
DESCRIPTION
The CAT24WC256 is a 256K-bit Serial CMOS EEPROM
internally organized as 32,768 words of 8 bits each.
Catalyst’s advanced CMOS technology substantially
reduces device power requirements. The CAT24WC256
features a 64-byte page write buffer. The device oper-
ates via the I
2
C bus serial interface and is available in 8-
pin DIP or 8-pin SOIC packages.
PIN CONFIGURATION
DIP Package (P, L)
A0
A1
NC
VSS
1
2
3
4
8
7
6
5
VCC
WP
SCL
SDA
BLOCK DIAGRAM
EXTERNAL LOAD
DOUT
ACK
VCC
VSS
WORD ADDRESS
BUFFERS
COLUMN
DECODERS
512
SENSE AMPS
SHIFT REGISTERS
SOIC Package (J, W, K, X)
A0
A1
NC
VSS
1
2
3
4
8
7
6
5
VCC
WP
SCL
SDA
SDA
START/STOP
LOGIC
XDEC
WP
CONTROL
LOGIC
512
EEPROM
512X512
PIN FUNCTIONS
Pin Name
A0, A1
SDA
SCL
WP
V
CC
V
SS
NC
Function
Address Inputs
Serial Data/Address
Serial Clock
Write Protect
+1.8V to +6.0V Power Supply
Ground
No Connect
SCL
A0
A1
STATE COUNTERS
SLAVE
ADDRESS
COMPARATORS
HIGH VOLTAGE/
TIMING CONTROL
DATA IN STORAGE
* Catalyst Semiconductor is licensed by Philips Corporation to carry the I
2
C Bus Protocol.
© 2004 by Catalyst Semiconductor, Inc.
Characteristics subject to change without notice
1
Doc. No. 1031, Rev. D

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1856  412  739  471  1352  38  9  15  10  28 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved