电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

UD61256JC08

产品描述256K x 1 DRAM
文件大小233KB,共14页
制造商ZMD
官网地址http://www.zmd.de/
下载文档 全文预览

UD61256JC08概述

256K x 1 DRAM

文档预览

下载PDF文档
Maintenance only
Features
Description
Addressing
The UD61256 is a dynamic Write-
Read-memory with random access.
FPM facilitates faster data operation
with predefined row address. Via 9
address inputs the 18 address bits
are transmitted into the internal
address memories in a time-multi-
plex operation. The falling RAS-
edge takes over the row address.
During RAS Low, the column
address together with the CAS
signal are taken over. The selection
of one or more memory circuits can
be made by activation of the RAS
input.
Read-Write-Control
The choice between Read or Write
cycle is made at the W input. HIGH
at the W input causes a Read cycle,
meanwhile LOW leads to a Write
cycle.
Both CAS-controlled and W-control-
led Write cycles are possible with
activated RAS signal.
UD61256
256K x 1 DRAM
Data Output Control
The usual state of the data output is
the High-Z state. Whenever CAS is
inactive (HIGH), Q will float (High-Z).
Thus, CAS functions as data output
control.
After access time, in case of a Read
cycle, the output is activated, and it
contains the logic „0“ or „1“.
Q is then valid until CAS returns into
to inactive state (HIGH).
The memory cycle being a Read,
Read-Write or a Write cycle (W-con-
trolled), Q changes from High-Z
state to the active state („0“ or „1“).
After the access time the contents of
the selected cell is available, except
for the Write cycle.
The output remains active until CAS
becomes inactive, irrespective of
RAS becoming inactive or not. The
memory cycle being a Write cycle
(CAS-controlled), the data output
keeps its High-Z state throughout
the whole cycle. This configuration
makes Q fully controllable by the
user merely through the timing of W.
The output storaging the data, they
remain valid from the end of access
time until the start of another cycle.
F
Dynamic random access memory
F
F
F
F
F
F
F
F
F
F
262144 x 1 bit manufactured
using a CMOS technology
RAS access times 70 ns, 80 ns
TTL-compatible
Three-state output
256 refresh cycles
4 ms refresh cycle time
FAST PAGE MODE
Operating modes: Read, Write,
Read - Write,
RAS only Refresh,
Hidden Refresh with address
transfer
Power Supply Voltage 5 V
Packages PDIP16 (300 mil)
SOJ20/26 (300 mil)
Operating temperature range
0 to 70 °C
Quality assessment according to
CECC 90000, CECC 90100 and
CECC 90112
Pin Configuration
Pin Description
A8
D
W
RAS
n.c.
1
2
3
4
5
26
25
24
23
22
V
CAS
Q
Signal Name
A8
D
W
1
2
3
4
5
6
7
8
16
15
14
VSS
CAS
Q
A6
A3
A4
A5
A7
A0 - A8
D
W
RAS
UCC
USS
CAS
Q
n.c.
Signal Description
Address Inputs
Data Input
Read, Write Control
Row Address Strobe
Power Supply Voltage
Ground
Column Address Strobe
Data Output
no connected
A6
n.c.
RAS
A0
A2
PDIP
13
12
11
10
9
SOJ
A1
VCC
18
17
16
15
14
n.c.
A3
A4
A5
A7
n.c.
A0
A2
A1
VCC
9
10
11
12
13
Top View
Top View
December 12, 1997
1
STM32 DMA 重启
发现STM32的DMA在经过长时间重启后无法成功,如果时间改短一些就可以,这是为什么?...
安圣基 单片机
请教这两种LED光源要什么参数的驱动器才合适(有现货的厂家请自荐)
一款光源参数为输62762出DC2V 电流350 5W 白光光条另一款为输出DC电压3.2-3.4V 电流350 1w暧光灯珠 3个焊在铝基板上 62763 本帖最后由 akli9093 于 2011-4-21 18:54 编辑 ]...
akli9093 LED专区
dat文件转换
本帖最后由 dontium 于 2015-1-23 11:13 编辑 我从一个DSP芯片里面把程序导入到ccb.dat文件里面, 想把它转换成.out格式的文件。 请问高手,如何转换? 谢谢! ...
bds489550896 模拟与混合信号
未入门新手求指点。。
可能我在这里问问题不太合适,因为各位都是有一定经验的而我还是什么都不知道的学生。。 我们小组要做 用智能手机通过wifi控制的小车 ,wifi部分原本准备用成品模块,但是因为 成品模块上 ......
khc9355 无线连接
高速中的蛇形走线,适合在哪种情况?有什么缺点?
高速中的蛇形走线,适合在哪种情况?有什么缺点没,比如对于差分走线,又要求两组信号是正交的。 ...
ohahaha PCB设计
无线透传
做一个无线透传 将数据从PC机传送到FPGA 单独测试zigbee模块和FPGA都可以实现串口通信 但将zigbee的TXD与FPGA的Rx相连 RXD与Tx相连 就不能实现了 求高手解答帮助呀…… ...
pixiake 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1245  2649  2484  2567  1355  26  54  51  52  28 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved