电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CA3262A

产品描述BUF OR INV BASED PRPHL DRVR, PDSO24
产品类别半导体    模拟混合信号IC   
文件大小75KB,共9页
制造商Intersil ( Renesas )
官网地址http://www.intersil.com/cda/home/
下载文档 选型对比 全文预览

CA3262A概述

BUF OR INV BASED PRPHL DRVR, PDSO24

文档预览

下载PDF文档
CA3262A, CA3262
August 1997
Quad-Gated, Inverting Power Drivers
Description
The CA3262 and CA3262A are used to interface low-level
logic to high current loads. Each Power Driver has four
inverting switches consisting of a non-inverting logic input
stage and an inverting low-side driver output stage. All inputs
are 5V TTL/CMOS logic compatible and have a common
Enable input. Each output device has independent current
limiting (I
LIM
) and thermal limiting (T
LIM
) for protection from
over-load conditions. Steering diodes connected from each
output (in pairs) to the Clamp pins may be used in
conjunction with external zener diodes to protect the IC
against over-voltage transients that result from inductive load
switching.
To allow for maximum heat transfer from the chip, all ground
pins on the DIP, PLCC and SOIC packages are directly
connected to the mounting pad of the chip. Integral heat
spreading lead frames directly connect the bond pads and
ground leads to conduct heat from the chip junction to the
PC Board for good heat dissipation.
The CA3262 and CA3262A can drive four incandescent
lamp loads without modulating their brilliance when the
“cold” lamps are energized. Outputs may be parallel
connected to drive high current loads. The maximum output
current of each output is determined by the over-current lim-
iting threshold which is typically 1.2A but may be as low as
0.7A.
Features
Independent Over-Current Limiting On Each Output
Independent Over-Temperature Limiting On Each Output
Output Drivers Capable of Switching 700mA Load
Inputs Compatible With TTL or 5V CMOS Logic
Suitable For Resistive, Lamp or Inductive Loads
Power-Frame Package Construction For Good Heat
Dissipation
• Operating Temperature Ranges
- CA3262A . . . . . . . . . . . . . . . . . . . . . . . -40
o
C to 125
o
C
- CA3262 . . . . . . . . . . . . . . . . . . . . . . . . . -40
o
C to 85
o
C
Applications
Solenoids
Relays
Lamps
Steppers
Small Motors
Displays
System Applications
Automotive
Appliances
Industrial Controls
Robotics
Ordering Information
PART NUMBER
CA3262E
CA3262AE
CA3262AQ
CA3262AM
TEMP.
RANGE (
o
C)
-40 to 85
-40 to 125
-40 to 125
-40 to 125
PACKAGE
16 Ld PDIP
16 Ld PDIP
28 Ld PLCC
24 Ld SOIC (W)
PKG.
NO.
E16.3
E16.3
N28.45
M24.3
Pinouts
CA3262, CA3262A (PDIP)
TOP VIEW
OUT B
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
IN A
IN B
ENABLE
GND
GND
V
CC
IN C
IN D
GND 5
GND 6
GND 7
GND 8
GND 9
GND 10
GND 11
12 13 14 15 16 17 18
IN D
OUT C
CLAMP
OUT D
IN C
V
CC
NC
25 GND
24 GND
23 GND
22 GND
21 GND
20 GND
19 GND
INDEX
CA3262A (PLCC)
TOP VIEW
CLAMP
OUT A
ENABLE
CA3262A (SOIC)
TOP VIEW
PRELIMINARY
OUT A
CLAMP
OUT B
NC
GND
GND
GND
GND
NC
1
2
3
4
5
6
7
8
9
24 IN A
23 IN B
22 ENABLE
21 NC
20 GND
19 GND
18 GND
17 GND
16 NC
15 V
CC
14 IN C
13 IN D
IN A
CLAMP
OUT B
GND
GND
OUT C
CLAMP
OUT D
4
3
2
NC
1
28 27 26
IN B
OUT A
OUT C 10
CLAMP 11
OUT D 12
File Number
1
1836.6

CA3262A相似产品对比

CA3262A CA3262AM CA3262E CA3262 CA3262AE CA3262AQ
描述 BUF OR INV BASED PRPHL DRVR, PDSO24 BUF OR INV BASED PRPHL DRVR, PDSO24 0.7 A 2 CHANNEL, BUF OR INV BASED PRPHL DRVR, PDIP16 BUF OR INV BASED PRPHL DRVR, PDSO24 0.7 A 2 CHANNEL, BUF OR INV BASED PRPHL DRVR, PDIP16 0.7 A 2 CHANNEL, BUF OR INV BASED PRPHL DRVR, PQCC28
音频数据分析问题
我在wince上用directshow做个音频播放器, 频谱显示用的是别人做好的接口,他的一个函数叫做 Get_POWER_SPECTRUM_Band(int *,int),从字面 意思上这个是什么东东啊,取的什么数据,能否转换 ......
popcoffee 嵌入式系统
菜鸟VM7中装ubuntu10.10时vmware tools安装视频
今天整了一下午,由于是第一次装linux,用的vmware 7.1.3虚拟软件系统。装好后安装vmware tools出了麻烦,不知道怎么安装。 初次接触,命令也不会,网上那些方法基本是写给有基础人看的,那些 ......
fengkb Linux开发
想问一下嵌入式系统软件方面有什么好入手的硕士论文方向呢?求大神指点
我是初学者,几乎没啥基础,单片机和c语言略懂 ...
小七呀呀呀 ARM技术
关于有限元分析的问题
需要对结构进行分析 想问一下大家SOLIDWORKS和ANSYS相比 有限元分析方面是否会更方便呢?还没有用过SOLIDWORKS来进行分析 不知道上手是否和ANSYS一样麻烦。。。 需要计算结构刚性、风力、 ......
cardin6 创意市集
MCS-51系列单片机指令表详解
本帖最后由 paulhyde 于 2014-9-15 09:38 编辑 很适合初学者 ...
空气 电子竞赛
电路板的布线技巧
PCB布线技巧 1、 输入端与输出端的边线应避免相邻平行, 以免产生反射干扰。必要时应加地线隔离,两相邻层的布线要互相垂直,平行容易产生寄生耦合。 2、电源、地线之间加上去耦电容。尽 ......
ohahaha PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2555  1741  1666  814  327  52  36  34  17  7 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved