电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MO2020ME5-CBH-30S0-0096209001E

产品描述LVCMOS Output Clock Oscillator, 96.209001MHz Nom, SOT23-5
产品类别无源元件    振荡器   
文件大小893KB,共12页
制造商KDS大真空
官网地址http://www.kds.info/
标准
下载文档 详细参数 全文预览

MO2020ME5-CBH-30S0-0096209001E概述

LVCMOS Output Clock Oscillator, 96.209001MHz Nom, SOT23-5

MO2020ME5-CBH-30S0-0096209001E规格参数

参数名称属性值
是否Rohs认证符合
Objectid7216027234
Reach Compliance Codeunknown
其他特性STAND-BY; ENABLE/DISABLE FUNCTION; TR
最长下降时间2 ns
频率调整-机械NO
频率稳定性25%
安装特点SURFACE MOUNT
标称工作频率96.209001 MHz
最高工作温度125 °C
最低工作温度-55 °C
振荡器类型LVCMOS
输出负载15 pF
物理尺寸3.05mm x 1.75mm x 1.45mm
最长上升时间2 ns
最大供电电压3.3 V
最小供电电压2.7 V
标称供电电压3 V
表面贴装YES
最大对称度55/45 %

文档预览

下载PDF文档
MO2020
-55°C to +125°C, Single-Chip, One-output Clock Generator
,2
Features
Applications
Any frequency between 1 MHz to 110 MHz accurate to 6 decimal
places of accuracy
Operating temperature from -55°C to +125°C
Excellent total frequency stability as low as ±20 ppm
Low power consumption of +3.5 mA typical at 20 MHz, +1.8V
LVCMOS/LVTTL compatible output
5-pin SOT23-5: 2.9mm x 2.8mm
RoHS and REACH compliant, Pb-free, Halogen-free and
Antimony-free
For AEC-Q100 oscillators, refer to MO2024 and MO2025
Ruggedized equipment in harsh operating environment
Electrical Specifications
Table 1. Electrical Characteristics
All Min and Max limits are specified over temperature and rated operating voltage with 15 pF output load unless otherwise stated. Typical values are
at +25°C and nominal supply voltage.
Parameters
Output Frequency Range
Symbol
f
Min.
1
-20
Frequency Stability
F_stab
-25
-30
-50
Operating Temperature Range
T_use
-55
+1.62
+2.25
Supply Voltage
Vdd
+2.52
+2.7
+2.97
+2.25
Current Consumption
Idd
OE Disable Current
I_od
Standby Current
I_std
Duty Cycle
Rise/Fall Time
DC
Tr, Tf
45
Output High Voltage
VOH
90%
Typ.
+1.8
+2.5
+2.8
+3.0
+3.3
+3.8
+3.6
+3.5
+2.6
+1.4
+0.6
1.0
1.3
1.0
Max.
110
+20
+25
+30
+50
+125
+1.98
+2.75
+3.08
+3.3
+3.63
+3.63
+4.7
+4.5
+4.5
+4.5
+4.3
+8.5
+5.5
+4.0
55
2.0
2.5
3.0
Unit
MHz
ppm
ppm
ppm
ppm
°C
V
V
V
V
V
V
mA
mA
mA
mA
mA
μA
μA
μA
%
ns
ns
ns
Vdd
No load condition, f = 20 MHz,
Vdd = +2.8V, +3.0V, +3.3V or +2.25 to +3.63V
No load condition, f = 20 MHz, Vdd = +2.5V
No load condition, f = 20 MHz, Vdd = +1.8V
Vdd = 2.5V to +3.3V, OE = Low, Output in high Z state
Vdd = +1.8V, OE = Low, Output in high Z state
Vdd = +2.8V to +3.3V,
ST
= Low, Output is weakly pulled down
Vdd = +2.5V,
ST
= Low, Output is weakly pulled down
Vdd = +1.8V,
ST
= Low, Output is weakly pulled down
All Vdds
Vdd = +2.5V, +2.8V, +3.0V or +3.3V, 20% - 80%
Vdd =+1.8V, 20% - 80%
Vdd = +2.25V - +3.63V, 20% - 80%
IOH = -4.0 mA (Vdd = +3.0V or +3.3V)
IOH = -3.0 mA (Vdd = +2.8V and Vdd = +2.5V)
IOH = -2.0 mA (Vdd = +1.8V)
IOL = +4.0 mA (Vdd = +3.0V or +3.3V)
IOL = +3.0 mA (Vdd = +2.8V and Vdd = +2.5V)
IOL = +2.0 mA (Vdd = +1.8V)
Inclusive of Initial tolerance at +25°C, 1st year aging at +25°C,
and variations over operating temperature, rated power supply
voltage and load (15 pF ± 10%).
Condition
Refer to
Table 14
for the exact list of supported frequencies
Frequency Range
Frequency Stability and Aging
Operating Temperature Range
Supply Voltage and Current Consumption
LVCMOS Output Characteristics
Output Low Voltage
VOL
10%
Vdd
Input Characteristics
Input High Voltage
Input Low Voltage
Input Pull-up Impedance
VIH
VIL
Z_in
70%
50
2.0
87
30%
150
Vdd
Vdd
kΩ
MΩ
Pin 3, OE or
ST
Pin 3, OE or
ST
Pin 3, OE logic high or logic low, or
ST
logic high
Pin 3,
ST
logic low
+81-79-426-3211
www.kds.info
Revised September 29, 2015
Daishinku Corp.
Rev. 1.01
1389 Shinzaike, Hiraoka-cho, Kakogawa, Hyogo 675-0194 Japan

推荐资源

合格的电子工程师需要掌握的知识和技能
掌握了一下的硬件和软件知识,基本上就可以成为一个合格的电子工程师: 第一部分:硬件知识 一、 数字信号 1、 TTL和带缓冲的TTL信号 2、 RS232和定义 3、 RS485/422(平衡信号) 4 ......
征服 嵌入式系统
VS 中的EDIT Control 控件的问题
VS Edit Control 控件的编辑框滚动条动往下滚 随着内容的增加 而自动往下滚动 怎么设置...
airchensu 嵌入式系统
TVS能否用于灭弧
继电器等设备在工作中由于感生电动势的影响会出现拉弧。这样继电器很容易故障。在实践中使用RC电路来抑制拉弧,虽有一定效果但是实践中电容也是经常坏掉(金属膜电容)。也有用压控电阻串接PTC ......
bigbat 电机控制
现场总线温度变送器原理及应用
一、引言   信息技术的飞速发展,引起了自动化系统结构的变革,逐步形成了以网络集成自动化系统为基础的企业信息系统。现场总线就是顺应这一形势发展起来的新技术。现场总线是应用在生产现 ......
songbo 嵌入式系统
求助:Altera FFT IP核在FPGA板上的使用
本人用FPGA实现频谱仪,用片上FFP IP核完成频谱分析,对产生的实部虚部求平方和、取对数后生成频谱,但频谱中看不到底噪,只有两根峰值和一些毛刺,请问这是IP 核的精度问题吗?该如何解决?...
when_Qi FPGA/CPLD
MPLAB编辑器到处都是红线
代码全都是红线报警,但是编译能通过,求解决办法。。。 太影响编程序了,以为都错了...
apleilx Microchip MCU

热门文章更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 324  2930  308  2002  2523  7  59  41  51  30 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved