电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V35761S183PFGI

产品描述sram 128kx36 sync 3.3V pipelined burst sram
产品类别半导体    其他集成电路(IC)   
文件大小326KB,共21页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
标准  
下载文档 详细参数 全文预览

71V35761S183PFGI在线购买

供应商 器件名称 价格 最低购买 库存  
71V35761S183PFGI - - 点击查看 点击购买

71V35761S183PFGI概述

sram 128kx36 sync 3.3V pipelined burst sram

71V35761S183PFGI规格参数

参数名称属性值
ManufactureIDT (Integrated Device Technology)
产品种类
Product Category
SRAM
RoHSYes
Memory Size4 Mbi
Organizati128 k x 36
Access Time3.3 ns
电源电压-最大
Supply Voltage - Max
3.465 V
Supply Voltage - Mi3.135 V
Maximum Operating Curre350 mA
最大工作温度
Maximum Operating Temperature
+ 85 C
最小工作温度
Minimum Operating Temperature
- 40 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
TQFP-100
系列
Packaging
Tube
Memory TypeSynchronous
工厂包装数量
Factory Pack Quantity
72

文档预览

下载PDF文档
128K x 36
IDT71V35761YS/S
3.3V Synchronous SRAMs
IDT71V35761YSA/SA
3.3V I/O, Pipelined Outputs
Burst Counter, Single Cycle Deselect
Features
128K x 36 memory configurations
Supports high system speed:
Commercial:
– 200MHz 3.1ns clock access time
Commercial and Industrial:
– 183MHz 3.3ns clock access time
– 166MHz 3.5ns clock access time
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte write
enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
3.3V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array
Description
The IDT71V35761 are high-speed SRAMs organized as
128K x 36. The IDT71V35761 SRAMs contain write, data, address and
control registers. Internal logic allows the SRAM to generate a self-timed
write based upon a decision which can be left until the end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V35761 can provide four cycles of data for
a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will be pipelined for one
cycle before it is available on the next rising clock edge. If burst mode
operation is selected (ADV=LOW), the subsequent three cycles of output
data will be available to the user on the next three rising clock edges. The
order of these three addresses are defined by the internal burst counter
and the
LBO
input pin.
The IDT71V35761 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and 165 fine pitch ball grid array.
Pin Description Summary
A
0
-A
17
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Asynchronous
Synchronous
N/A
N/A
5301 tbl 01
1
©2010 Integrated Device Technology, Inc.
MAY 2010
DSC-5301/05
2410PCB问题
买了一2410开发板,学了一段时间,总感不爽。一些问题总是一知半解,希望自己亲手做一块板出来。 现在问题,像2410的脚这么密 1.线宽多少合适 2.过孔的内外径多少合适 3.做几层合适 ......
xiaodage 嵌入式系统
CKFA
请问谁有基于28335的CKFA CCS4工程?...
applejuice102 微控制器 MCU
请教如何编写接收小区广播消息的代码
开发平台是VS2005,请问如何编写接收小区广播消息的代码,请各位高手赐教。 最好是有源代码,或者告诉我到那里找比较详细的参考,谢谢了。...
huhongfeng 嵌入式系统
TI有奖直播|借助Sitara™ AM263x MCU 创造电气化的未来
内容简介 这次研讨会, 我们将会介绍TI AM2634-Q1 MCU是如何通过无缝集成高性能的ARM 内核,实时控制系统,功能安全及信息安全等,帮助工程师解决下一代牵引电机逆变器和数字电源控制系统的 ......
EEWORLD社区 TI技术论坛
急问!!!
急问!做射频微波方面电路和系统的 想在大连找工作 都有哪些企业啊? 在大连做IC设计的公司都有哪些啊? 麻烦高手们给推荐以下,谢谢!...
relaxer 无线连接
请问用什么电机
请问用什么电机可以精确定位,是用步进电机吗,好像步进电机的功率不大,有几百W。...
大树0830 工业自动化与控制

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 744  2817  175  248  2875  4  9  11  56  23 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved