电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V3556SA100BQI

产品描述sram 4M x36 3.3V I/O slow zbt
产品类别半导体    其他集成电路(IC)   
文件大小502KB,共25页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

71V3556SA100BQI在线购买

供应商 器件名称 价格 最低购买 库存  
71V3556SA100BQI - - 点击查看 点击购买

71V3556SA100BQI概述

sram 4M x36 3.3V I/O slow zbt

71V3556SA100BQI规格参数

参数名称属性值
ManufactureIDT (Integrated Device Technology)
产品种类
Product Category
SRAM
RoHSN
封装 / 箱体
Package / Case
CABGA-165
系列
Packaging
Tray
工厂包装数量
Factory Pack Quantity
136

文档预览

下载PDF文档
IDT71V3556S/XS
128K x 36, 256K x 18
3.3V Synchronous ZBT SRAMs
IDT71V3558S/XS
3.3V I/O, Burst Counter
IDT71V3556SA/XSA
Pipelined Outputs
IDT71V3558SA/XSA
Features
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 200 MHz (x18)
(3.2 ns Clock-to-Data Access)
Supports high performance system speed - 166 MHz (x36)
(3.5 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%), 3.3V I/O Supply (V
DDQ)
Optional- Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
Description
The IDT71V3556/58 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMS. They are designed to eliminate dead bus
cycles when turning the bus around between reads and writes, or
writes and reads. Thus, they have been given the name ZBT
TM
, or
Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one
clock cycle, and two cycles later the associated data cycle occurs, be
it read or write.
The IDT71V3556/58 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be
used to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V3556/58
to be suspended as long as necessary. All synchronous inputs are
ignored when (CEN) is high and the internal device registers will hold
their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the
user to deselect the device when desired. If any one of these three are
not asserted when ADV/LD is low, no new memory operation can be
initiated. However, any pending data transfers (reads or writes) will be
completed. The data bus will tri-state two cycles after chip is deselected
or a write is initiated.
Pin Description Summary
A
0
-A
17
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
5281 tbl 01
JANUARY 2015
1
©
2015 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
DSC-5281/12
学习Altera《SoC FPGA:体系结构重要吗?》文章,答题赢好礼!(已颁奖)
颁奖帖:>>Altera SoC有奖问答 SoC FPGA:体系结构重要吗? 重要?不重要? 活动时间:即日起——6月15日 来听听Altera高级市场经理如何说吧!读文章,参与答题,还有精美礼品赠送 ......
EEWORLD社区 FPGA/CPLD
帮忙看看这个电路的电阻怎么整
这两个电阻怎么取值,取值多少合适,依据什么取值, 如果是低功耗应用,电阻值是不是越大越好呢 647490 ...
Knight97538 电源技术
STM32F7DIS 开发板摄像头例程初始化问题
STM32F7DIS 开发板摄像头例程初始化例程中,写OV9655寄存器的过程在哪儿啊?咋没找到初始化OV9655寄存器的程序呢? ...
杏花雨 stm32/stm8
第三届(1997年)全国大学生电子设计竞赛题目
本帖最后由 paulhyde 于 2014-9-15 09:29 编辑 A题 直流稳定电源一、任务 设计并制作交流变换为直流的稳定电源。 二、要求 1.基本要求   (1)稳压电源 在输入电压220V、50Hz、电压变化 ......
maker 电子竞赛
基于贡献矩阵的微钙化点检测
基于贡献矩阵的微钙化点检测一般认为,特征越多,描述图像越充分,超能反映事物的内涵。然而,获取特征数据不仅需要大量的备和时间,样本存储占用的空间和数据处理的计算量也急剧增长,而且,还 ......
feifei 测试/测量
台积电员工确诊!全球晶圆供应再受暴击!
据外媒报道,中国台湾地区相关部门昨日宣布台积电一名工程师确诊新冠肺炎。 台积电称已对该员工工作区域及公共区域加强消毒,此事件不影响公司运营。 540102 据悉,该工程师是台积电 ......
eric_wang 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 780  2016  756  80  1420  16  41  2  29  28 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved