电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MO9156ID6-D0K-XXS0-0161132800E

产品描述LVDS Output Clock Oscillator, 161.1328MHz Nom,
产品类别无源元件    振荡器   
文件大小567KB,共8页
制造商KDS大真空
官网地址http://www.kds.info/
标准
下载文档 详细参数 全文预览

MO9156ID6-D0K-XXS0-0161132800E概述

LVDS Output Clock Oscillator, 161.1328MHz Nom,

MO9156ID6-D0K-XXS0-0161132800E规格参数

参数名称属性值
是否Rohs认证符合
Objectid7206181906
Reach Compliance Codeunknown
其他特性STANDBY; ENABLE/DISABLE FUNCTION; COMPLEMENTARY OUTPUT; TR
最长下降时间0.6 ns
频率调整-机械NO
频率稳定性50%
安装特点SURFACE MOUNT
标称工作频率161.1328 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVDS
输出负载50 OHM
物理尺寸3.2mm x 2.5mm x 0.75mm
最长上升时间0.6 ns
最大供电电压3.63 V
最小供电电压2.25 V
表面贴装YES
最大对称度55/45 %

文档预览

下载PDF文档
MO9156
LVPECL, LVDS Oscillator (XO) with 0.3 ps Jitter for 10Gb Ethern
et
Features
Applications
0.3 ps RMS phase jitter (random) for 10GbE applications
Frequency stability as low as
±10
ppm
100% drop-in replacement for quartz and SAW oscillators
Configurable positive frequency shift, +25, +50, or +75 ppm
Industry-standard packages: 3.2 x 2.5, 5.0 x 3.2, 7.0 x 5.0 mmxmm
Best in class 1-year and 10-year aging
Best resilience, up to 40x better than quartz
For other frequencies, refer to SiT9121 or 9122 datasheet
10GB Ethernet, SONET, SATA, SAS, Fibre Channel,
PCI-Express
Telecom, networking, instrumentation, storage, servers
Electrical Characteristics
Parameter and Conditions
Symbol
Min.
+2.97
Supply Voltage
Vdd
+2.25
+2.25
Output Frequency Range
f
Typ.
+3.3
+2.5
Max.
+3.63
+2.75
+3.63
Unit
V
V
V
MHz
ppm
ppm
ppm
ppm
ppm
ppm
°C
°C
Vdd
Vdd
ms
ms
%
+25°C
+25°C
Industrial
Extended Commercial
Pin 1, OE or
ST
Pin 1, OE or
ST
Pin 1, OE logic high or logic low, or
ST
logic high
Pin 1,
ST
logic low
Measured from the time Vdd reaches its rated minimum value.
In Standby mode, measured from the time
ST
pin crosses
50% threshold.
Contact KDS for tighter duty cycle
Inclusive of initial tolerance, operating temperature, rated power
supply voltage, and load variations
Termination schemes in Figures 1 and 2 - XX ordering code
156.253906 MHz, +25 PPM from 156.250000
156.257812 MHz, +50 PPM from 156.250000
156.261718 MHz, +75 PPM from 156.250000
Condition
LVPECL and LVDS, Common Electrical Characteristics
156.25000, 156.253906,
156.257812, 156.261718,
161.132800
-10
100
6.0
6.0
+10
+20
+25
+50
+2.0
+5.0
+85
+70
30%
250
10
10
55
-20
-25
-50
-2.0
-5.0
-40
-20
70%
2.0
45
Vdd-1.1
Vdd-1.9
+1.2
+250
Frequency Stability
F_stab
First Year Aging
10-year Aging
Operating Temperature Range
Input Voltage High
Input Voltage Low
Input Pull-up Impedance
F_aging1
F_aging10
T_use
VIH
VIL
Z_in
Start-up Time
Resume Time
Duty Cycle
T_start
T_resume
DC
LVPECL, DC and AC Characteristics
Current Consumption
OE Disable Supply Current
Output Disable Leakage Current
Standby Current
Maximum Output Current
Output High Voltage
Output Low Voltage
Output Differential Voltage Swing
Rise/Fall Time
OE Enable/Disable Time
RMS Phase Jitter (random)
Idd
I_OE
I_leak
I_std
I_driver
VOH
VOL
V_Swing
Tr, Tf
T_oe
T_phj
+61
+1.6
300
0.25
+69
+35
+1.0
+100
+30
Vdd-0.7
Vdd-1.5
+2.0
500
120
0.3
mA
mA
μA
μA
mA
V
V
V
ps
ns
ps
Excluding Load Termination Current, Vdd = +3.3V or +2.5V
OE = Low
OE = Low
ST
= Low, for all Vdds
Maximum average current drawn from OUT+ or OUT-
See Figure 1(a)
See Figure 1(a)
See Figure 1(b)
20% to 80%, see Figure 1(a)
f = 156.25 MHz - For other frequencies, T_oe = 100ns + 3 period
IEEE802.3-2005 10GbE jitter measurement specifications
LVDS, DC and AC Characteristics
Current Consumption
OE Disable Supply Current
Differential Output Voltage
Idd
I_OE
VOD
+47
+350
+55
+35
+450
mA
mA
mV
Excluding Load Termination Current, Vdd = +3.3V or +2.5V
OE = Low
See Figure 2
Daishinku Corp.
Rev. 1.06
1389 Shinzaike, Hiraoka-cho, Kakogawa, Hyogo 675-0194 Japan
+81-79-426-3211
www.kds.info
Revised October 6, 2014
如何编写wince按键关机驱动
求助各位大侠,我的开发板是FL2440的,我看网上说有能实现wince的关机按键驱动,可否请各位大侠,指点一下,具体怎么编写,或是有没有相关的资料...
kfchu 嵌入式系统
熟悉DSP的结构的基础知识
本帖最后由 fish001 于 2020-2-3 21:29 编辑 (1)、哈佛结构:将程序和数据存储在不同的存储器中,每个独立存储器独立编址,独立访问。 457744 (2)、多级流水线:一种DSP指令(取指 ......
fish001 DSP 与 ARM 处理器
特权同学SDRAM实验测试失败
按照http://www.cnblogs.com/fkl523/p/3930918.html?utm_source=tuicool所做的说明,进行了修改,测试时,还是和https://bbs.eeworld.com.cn/thread-344070-1-1.html所遇到的问题一样...
1066573705 FPGA/CPLD
如何使用LT spice4
最近我在學習如何使用LT spice4,只能做暫態分析,不會AC分析與DC分析,總是模擬不出來,想請教一下大家...
饕餮之夜 PCB设计
如何在AM3354上设置GPIO中断的优先级
我现在在kernel 3.2.0的BSP上用AM3354。用GPIO来当成中断输入。(gpio1_17和gpio1_18) 但是发现从硬件中断来,到真正进入kernel的中断处理函数,要1ms以上的时间。 有什么代码可 ......
yandong DSP 与 ARM 处理器
毫米波传感器实现边缘智能
本帖最后由 alan000345 于 2019-4-24 09:19 编辑 作者:德州仪器Keegan Garcia通过毫米波传感器在边缘进行智能处理可以减少发送到中央服务器的数据量,增加传感器本身的决策量。物联网(IoT ......
alan000345 TI技术论坛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 508  1638  193  140  973  11  33  4  3  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved