电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SCR050SECG3-065.5360/032.7680

产品描述Oscillator,
产品类别无源元件    振荡器   
文件大小280KB,共2页
制造商Diodes Incorporated
下载文档 详细参数 全文预览

SCR050SECG3-065.5360/032.7680概述

Oscillator,

SCR050SECG3-065.5360/032.7680规格参数

参数名称属性值
Objectid4000493653
Reach Compliance Codecompliant
ECCN代码EAR99

文档预览

下载PDF文档
3.3V and 5V TTL, Low Jitter PLL Module with Internal VCXO
SCR050 Product Brief
Description
The SCR050 series offers a versatile PLL solution with an
embedded high-performance VCXO for use in networking and
telecommunications applications. The SCR050 module performs
clock recovery and data retiming (CDR), jitter filtering of an
input clock signal, or frequency translation to meet the specific
requirements of a given application.
Features
▪ Integrated PLL with quartz-stabilized VCXO
▪ User-defined PLL loop response
▪ Input data rates from 8 kbps to 65 kbps, TTL compatible
▪ Two-frequency output with Tri-state control
▪ Recovered clock & data outputs, TTL compatible
▪ NRZ data compatible
▪ Loss of Signal (LOS) status alarm with automatic free-run
switching
▪ Input control for forced free-run operating mode
▪ Rugged, shielded FR4 package available in thru-hole and true
SMD
Applications
▪ CDR for T1/E1 and T3/E3 equipment
▪ CDR for video distribution systems
▪ CDR for telemetric/satellite systems
▪ Frequency translation (step-up) of a reference signal for
synchronous applications
▪ Jitter filtering of a distributed or recovered clock signal
Functional Block Diagram
CLK IN
DATA IN
The SCR050 device combines flexible IC functionality from
Pericom® with high-performance fundamental-mode quartz
VCXO technology from SaRonix™ into a single, modular
solution for ultra-low output jitter and fast acquisition of the
data/clock inputs. The TTL-compatible device features a user-
configurable loop filter to fine-tune the PLL response for the
particular application, output disable controls, and a Loss of
Signal (LOS) alarm.
Owing to unique invention, the SCR050 is an RFI-shielded
modular design set on an FR4 base, available with true SMD pads
or a molded leadframe, and featuring a body thickness less than
3.5mm. The SCR050 solution is mechanically interchangeable
and socket-compatible with similar devices available on the
market.
Performance Features
Parameter
Input data rate (NRZ)
Input data rate (RZ)
Operating Frequency
(CLK1)
Operating Frequency
(CLK2)
Free-Run Accuracy
Specification
8 kbps to 65.536 Mbps
8 kbps to 32.768 Mbps
12 to 65.536 MHz (as specified)
0.05 to 32.768 MHz (as specified)
+/-20 ppM through +/-100 ppM max (as specified)
over all conditions including operating
temperature, calibration tolerance, rated input
(supply) voltage, load changes, aging*, shock and
vibration
10 years @ 40°C average ambient operating
temperature
0 to +70°C or –40 to +85°C (as specified)
+/-20 ppM through +/-100 ppM min (as specified)
15ms typ
3.3V or 5V (7V absolute max) (as specified)
TTL compatible, 5 TTL load
5ns max (measured between 0.5 and 2.5V)
> 50dB (RDATA, RCLK)
< 0.001 UI (when locked to input)
0.7ps RMS (1-sigma) max, 12kHz to 40MHz
frequency band (free run mode)
LOSIN
HIZ
Phase Detector
& LOS Circuit
RCLK
RDAT A
LOS
PHO
CLK1
*Aging:
Operating Range
Track and hold range
Input Lock Acquisition
Time
Supply Voltage
Output Logic
Rise/Fall Time
Jitter attenuation
Jitter generation
Phase (computed) jitter
VC
OPP
OPN
OpA
÷N
CLK2
OPOUT
PB-249
Rev A.1
www.saronix.com

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 757  1654  843  748  286  16  34  17  6  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved