电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CD-700-LAF-GEB-41.2416

产品描述Phase Locked Loop, CQCC16, PACKAGE-16
产品类别模拟混合信号IC    信号电路   
文件大小1MB,共20页
制造商Microsemi
官网地址https://www.microsemi.com
下载文档 详细参数 全文预览

CD-700-LAF-GEB-41.2416概述

Phase Locked Loop, CQCC16, PACKAGE-16

CD-700-LAF-GEB-41.2416规格参数

参数名称属性值
Objectid4005525343
包装说明PACKAGE-16
Reach Compliance Codecompliant
模拟集成电路 - 其他类型PHASE LOCKED LOOP
JESD-30 代码R-CQCC-N16
长度7.49 mm
功能数量1
端子数量16
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码QCCN
封装形状RECTANGULAR
封装形式CHIP CARRIER
座面最大高度2.13 mm
最大供电电压 (Vsup)3.63 V
最小供电电压 (Vsup)2.97 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
温度等级INDUSTRIAL
端子形式NO LEAD
端子节距1.02 mm
端子位置QUAD
宽度5.08 mm

CD-700-LAF-GEB-41.2416文档预览

CD-700
Flexible Modular Solution
A Quartz Stabilized PLL
I t ’s a phase-locked loop ASIC with a quartz stabilized VCXO!
Hermetic Seam Seal
16 Pad Leadless Chip Carrier
It will
:
Reduce: design time
component count
board space
Improve: jitter performance
reliability
Castallations For
Optimum board adhesion
Grounded Lid
It perf o rm s
:
Clock Recovery & Data Retiming
Frequency Translation
Clock Smoothing
Clock Switching
2
In applications up to 65.536 Mb/s:
ATM, SONET/SDH, DWDM
xDSL, Network Communications
Digital Audio/Video, PBX Systems
Vectron International 166 Glover Avenue, Norwalk, CT 06856-5160 Tel: 1-88-VECTRON-1 website: http://www.vectron.com
What Does It Do?
Vectron International's CD-700 is a user-configured, phase-locked loop (PLL) solution designed to simplify a wide variety of clock recovery and data retiming, frequency
translation, clock smoothing and clock switching applications. The device features a phase-lock loop ASIC with a quartz stabilized VCXO for superior stability and jitter
performance. This highly integrated module provides unsurpassed performance, reliability and quality. The proprietary ASIC device includes a refined Phase Detector, a Loop
Filter Op-Amp, a Loss of Signal Alarm with Clock Return to Nominal feature, a VCXO circuit, and an optional 2n divided output.
The ASIC and quartz resonator are housed in a hermetic 16-pad ceramic leadless chip carrier. The VCXO frequency (OUT1) and division factor (OUT2) are factory set in
accordance with customer specifications. PLL response is optimized for each application by the selection of external passive components. Software is available from Vectron
to aid in loop filter component selection and loop response modeling.
F e a t u re s :
PLL with quartz stabilized VCXO
Output jitter less than 20 ps
Loss of signal (LOS) alarm
Return to nominal clock upon LOS
Input data rates from 8 kb/s to 65.536 Mb/s
Surface mount option
Tri-state output
User defined PLL loop response
NRZ data compatible
Robust hermetic ceramic package
Single +5.0 V or +3.3V supply
Benefits:
Flexible modular solution
Reduce design time
Increase circuit reliability
Less board space
Reduces component count
What is the main
benefit of the
CD-700?
It’s a single drop-in
Quartz Stabilized
PLL solution.
W h a t’s Inside?
What Does It Do?
Pages 3-5
How Is It Used?
Pages 15-18
How Is It Built?
Pages 6-11
H o w I s It Packaged?
How Is It Ord e re d ?
Page 19
How Does It Perf o rm ?
Pages 12-14
Vectron International 166 Glover Avenue, Norwalk, CT 06856-5160 Tel: 1-88-VECTRON-1 website: http://www.vectron.com
3
Parameter
Output Frequency (ording option)
1,2
Out 1, 5.0 V option
Out 1, 3.3 V Option
1.
For input RZ data, Manchester encoded data,
and input clock recovery applications, the
output clock must run at two times the input
rate to ensure that the input is clocked
correctly. Since the output clock has a max-
imum frequency of 65.536 MHz, these inputs
are limited to a maximum rate of 32.768 MHz.
2.
OUT2 is a binary submultiple of OUT1, or
it may be disabled.
3.
A 0.01uF and 0.1 parallel capacitor should be
located as close to pin 14 (and grounded) as
possible
4.
Figure 1 defines these parameters. Figure 2
illustrates the equivalent five gate TTL load and
operating conditions under which these
parameters are tested and specified. Loads
greater than 15 pF will adversely effect rise/fall
time as well as symmetry.
5.
A loss of signal (LOS) indicator is set to a
logic high if no transitions are detected at
DATAIN after 256 clock cycles. As soon
as a transition occurs at DATAIN, LOS is
set to a logic low.
6.
Symmetry is defined as (ON TIME/PERIOD with
Vs=1.4 V for both 5.0 V and 3.3 V operation.
Symbol
f
o
V
DD
V
DD
I
DD
t
R
t
F
V
OH
V
OL
V
OH
V
OL
5
Min
12.000
12.000
4.5
2.97
Typical
Max
65.537
51.840
Unit
MHz
MHz
V
V
mA
ns
ns
V
Supply Voltage
+5.0
+3.3
Supply Current
3
5.0
3.3
5.5
3.63
63
5
5
Output Transition Times:
Rinse Time
4
Fall Time
4
Input Logic Levels:
Output Logic High
4
Output Logic Low
4
2.0
0.5
2.5
0.5
+
_ 75
+
_ 75
V
V
V
ppm
ppm
%
%
%
ppm
Loss of Signal Indicator
Output Logic High
4
Output Logic Low
Output 1
Output 2
Symmetry or Duty Cycle
Out 1
Out 2
RCLK
Absolute Pull Range (ording option)
over operating temp, aging, power supply
variations
Test Conditions for APR (+5.0 V option)
Test Conditions for APR (+3.3 V option)
Gain Transfer
Phase Detector Gain
+5V option
+3.3V option
Operating temperature (ordering option)
Control Voltage Leakage Current
I
vcxo
0.53
0.35
0/70 or – 40/85
+
_1
rad/V
rad/V
o
6
4
Norminal Frequency on Loss of Signal
SYM1
SYM2
RCLK
APR
+
_ 50
+
_ 80
+
_100
V
c
V
c
0.5
0.3
Positive
40/60
45/55
40/60
4.5
3.0
V
V
C
uA
Table 1.
Figure 1.
4
Vectron International 166 Glover Avenue, Norwalk, CT 06856-5160 Tel: 1-88-VECTRON-1 website: http://www.vectron.com
Figure 2.
Pin
1
2
3
4
Symbol
OPOUT
OPN
PHO
LOSIN
Function
Output terminal of internal operational amplifier.
Negative input terminal to internal operational amplifier.
Output signal produced by phase detector.
With LOSIN set to a logic high, the external input to the VCXO (VC) is
disabled and the VCXO returns to it’s nominal center frequency. With
LOSIN set to logic low, the external input to the VCXO is enabled. The
LOSIN input has an internal pull-down resistor.
5
6
7
8
DATAIN
CLKIN
GND
LOS
Input data stream to phase detector (TLL switching thresholds).
Input clock signal to phase detector (TTL switching thresholds).
Circuit and cover ground.
Loss of signal indicator is set to a logic high if no transitions are
detected at DATAIN after 256 clock cycles. As soon as a transition
occurs at DATAIN, LOS is set to a logic low .
TTL compatible recovered clock.
TTL compatible recovered clock.
Divided version of internal VCXO output clock (TTL).
When set to a logic low, output pins OUT1, OUT2, RCLK, and RDATA
buffers are set to high-impedance state. When set to a logic high or
no connect, the device functions and output pins OUT1, OUT2, RCLK,
and RDATA are active. This input has an internal pull-up resistor.
Output clock of internal VCXO (TTL).
+5.0 V or +3.3 V
Positive input terminal to internal operational amplifier.
Control voltage input to internal voltage controlled crystal oscillator (VCXO).
9
10
11
12
RCLK
RDATA
OUT2
HIZ
Why would
someone buy
a CD-700?
To save design time,
reduce component
count, conserve
Table 2.
13
14
15
16
OUT1
VDD
OPP
VC
board space,
and optimize
manufacturing
efficiency.
Figure 3.
Vectron International 166 Glover Avenue, Norwalk, CT 06856-5160 Tel: 1-88-VECTRON-1 website: http://www.vectron.com
5
编码器的工作原理及作用
编码器的工作原理及作用:它是一种将旋转位移转换成一串数字脉冲信号的旋转式传感器,这些脉冲能用来控制角位移,如果编码器与齿轮条或螺旋丝杠结合在一起,也可用于测量直线位移。    ......
fish001 微控制器 MCU
wince idle 详细实现方法
现在的2440板子没法进入oemidle函数 求wince idle 详细实现方法...
mostimes 嵌入式系统
最新,最好的STA书籍Static timing analysis for nanometer design
最近刚看完,感觉写的很好,虽然是英文的,但单词都很简单,而且通俗易懂,推荐给大家...
FPGA小牛 FPGA/CPLD
出STM32, TI C2000开发板和龙芯笔记本电脑
本帖最后由 viking14159 于 2015-3-10 22:07 编辑 1. STM32F429I DISCOVERY, 程序烧写次数很少; 原来屏幕固定不住, 在下面贴了双面胶, 却把反光纸给弄下来粘在板子上了, 但能正常显示. 当前 ......
viking14159 淘e淘
有STM32F429I的来试试,你们的LED是否会亮
我用的MDK4.72A建立的工程,移植的原子哥SYS,USART和延时。不知道为什么LED亮不了,我有纠结不知道是哪个地方出了点小问题,望有429I的大牛们都帮我看看,thanks...
jsxykj1 stm32/stm8
新人跪求,谢谢帮忙啊!
刚学用MSP430,请问下在MSP430中,16位外围模块,这个指的是什么16位啊!比如说有哪些? 谢啦,刚学,真不好意思!...
零晨 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2830  839  308  2340  1524  57  17  7  48  31 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved