电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1568KV18-550BZXC

产品描述72-Mbit DDR-II SRAM 2-Word Burst Architecture
文件大小647KB,共29页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY7C1568KV18-550BZXC在线购买

供应商 器件名称 价格 最低购买 库存  
CY7C1568KV18-550BZXC - - 点击查看 点击购买

CY7C1568KV18-550BZXC概述

72-Mbit DDR-II SRAM 2-Word Burst Architecture

文档预览

下载PDF文档
CY7C1568KV18/CY7C1570KV18
72-Mbit DDR II+ SRAM Two-Word
Burst Architecture (2.5 Cycle Read Latency)
72-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.5 Cycle Read Latency)
Features
Configurations
With Read Cycle Latency of 2.5 cycles:
CY7C1568KV18 – 4M × 18
CY7C1570KV18 – 2M × 36
72-Mbit density (4M × 18, 2M × 36)
550 MHz clock for high bandwidth
Two-word burst for reducing address bus frequency
Double data rate (DDR) interfaces (data transferred at
1100 MHz) at 550 MHz
Available in 2.5 clock cycle latency
Two input clocks (K and K) for precise DDR timing
SRAM uses rising edges only
Echo clocks (CQ and CQ) simplify data capture in high speed
systems
Data valid pin (QVLD) to indicate valid data on the output
Synchronous internally self-timed writes
DDR II+ operates with 2.5 cycle read latency when DOFF is
asserted HIGH
Operates similar to DDR I device with 1 cycle read latency when
DOFF is asserted LOW
Core V
DD
= 1.8 V ± 0.1 V; I/O V
DDQ
= 1.4 V to V
DD[1]
Supports both 1.5 V and 1.8 V I/O supply
HSTL inputs and variable drive HSTL output buffers
Available in 165-ball fine pitch ball grid array (FBGA) package
(13 × 15 × 1.4 mm)
Offered in both Pb-free and non Pb-free packages
JTAG 1149.1 compatible test access port
Phase-locked loop (PLL) for accurate data placement
Functional Description
The CY7C1568KV18 and CY7C1570KV18 are 1.8 V
synchronous pipelined SRAMs equipped with DDR II+
architecture. The DDR II+ consists of an SRAM core with
advanced synchronous peripheral circuitry. Addresses for read
and write are latched on alternate rising edges of the input (K)
clock. Write data is registered on the rising edges of both K and
K. Read data is driven on the rising edges of K and K. Each
address location is associated with two 18-bit words
(CY7C1568KV18), or 36-bit words (CY7C1570KV18) that burst
sequentially into or out of the device.
Asynchronous inputs include an output impedance matching
input (ZQ). Synchronous data outputs (Q, sharing the same
physical pins as the data inputs D) are tightly matched to the two
output echo clocks CQ/CQ, eliminating the need for separately
capturing data from each individual DDR SRAM in the system
design.
All synchronous inputs pass through input registers controlled by
the K or K input clocks. All data outputs pass through output
registers controlled by the K or K input clocks. Writes are
conducted with on-chip synchronous self-timed write circuitry.
For a complete list of related documentation, click
here.
Selection Guide
Description
Maximum operating frequency
Maximum operating current
× 18
× 36
550 MHz
550
760
970
500 MHz
500
700
890
450 MHz
450
650
820
400 MHz
400
590
750
Unit
MHz
mA
Note
1. The Cypress QDR II+ devices surpass the QDR consortium specification and can support V
DDQ
= 1.4 V to V
DD
.
Cypress Semiconductor Corporation
Document Number: 001-15880 Rev. *R
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised March 11, 2016
将集成电路印在塑料上-并非天方夜谭
36742 在某些应用中,我们希望集成电路芯片是可弯曲甚至可拉伸的。如上图所示,在无形眼镜片上制作集成电路及其摄像器件,可实现最轻便的贴眼式显示器或称“电子眼”。这将为未来的MP4随身听和 ......
sadlife1000 PCB设计
orcad 的原理图转protel99的pcb有人玩过吗?
orcad 的原理图转protel99的pcb有人玩过吗?怎么玩?...
20977977 嵌入式系统
【晒心得】+ eZ430 无线手表试用
刚接到Fex电话,快递到了,毫无疑问,当然是最近买的 eZ430 无线手表了。 马上到门口接快递,回到实验,迫不及待的打开快递。手表蛮漂亮的,稍微看了一下盒子里的简要说明。 大概了解了一下各 ......
upc_arm 微控制器 MCU
开关电源测试规范
开关电源测试规范电源指标的概念、定义 一. 描述输入电压影响输出电压的几个指标形式。 1. 绝对稳压系数。 A.绝对稳压系数:表示负载不变时,稳压电源输出直流变化量△U0与输入电网变化 ......
decho0821 电源技术
請問一下有關於LOGFONT上的變換字型
想請教一下各位~~ 小弟的CODE如下 hFont = (HFONT)GetStockObject(SYSTEM_FONT); // 設定字型 GetObject(hFont, sizeof(LOGFONT), &logFont); memset (&logFont, 0, sizeof ( ......
dangl 嵌入式系统
转载:PCB线宽和电流经验
在网上找的好东西,如题。 分享。...
phoevana PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 204  692  2260  1369  162  5  14  46  28  4 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved