电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1541V18-375BZI

产品描述72-Mbit QDR™-II SRAM 4-Word Burst Architecture (2.0 Cycle Read Latency)
文件大小420KB,共28页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY7C1541V18-375BZI概述

72-Mbit QDR™-II SRAM 4-Word Burst Architecture (2.0 Cycle Read Latency)

文档预览

下载PDF文档
CY7C1541V18, CY7C1556V18
CY7C1543V18, CY7C1545V18
72-Mbit QDR™-II+ SRAM 4-Word Burst
Architecture (2.0 Cycle Read Latency)
Features
Configurations
With Read Cycle Latency of 2.0 cycles:
CY7C1541V18 – 8M x 8
CY7C1556V18 – 8M x 9
CY7C1543V18 – 4M x 18
CY7C1545V18 – 2M x 36
Separate independent read and write data ports
Supports concurrent transactions
375 MHz clock for high bandwidth
4-word burst for reducing address bus frequency
Double Data Rate (DDR) interfaces on both read and write ports
(data transferred at 750 MHz) at 375 MHz
Available in 2.0 clock cycle latency
Two input clocks (K and K) for precise DDR timing
SRAM uses rising edges only
Echo clocks (CQ and CQ) simplify data capture in high-speed
systems
Data valid pin (QVLD) to indicate valid data on the output
Single multiplexed address input bus latches address inputs
for both read and write ports
Separate port selects for depth expansion
Synchronous internally self-timed writes
Available in x8, x9, x18, and x36 configurations
Full data coherency, providing most current data
Core V
DD
= 1.8V ± 0.1V; IO V
DDQ
= 1.4V to V
DD [1]
HSTL inputs and variable drive HSTL output buffers
Available in 165-Ball FBGA package (15 x 17 x 1.4 mm)
Offered in both Pb-free and non Pb-free packages
JTAG 1149.1 compatible test access port
Delay Lock Loop (DLL) for accurate data placement
Functional Description
The CY7C1541V18, CY7C1556V18, CY7C1543V18, and
CY7C1545V18 are 1.8V Synchronous Pipelined SRAMs,
equipped with QDR-II+ architecture. Similar to QDR-II archi-
tecture, QDR-II+ SRAMs consists of two separate ports: the read
port and the write port to access the memory array. The read port
has dedicated data outputs to support read operations and the
write port has dedicated data inputs to support write operations.
QDR-II+ architecture has separate data inputs and data outputs
to completely eliminate the need to “turn-around” the data bus
that exists with common IO devices. Each port is accessed
through a common address bus. Addresses for read and write
addresses are latched on alternate rising edges of the input (K)
clock. Accesses to the QDR-II+ read and write ports are
completely independent of one another. To maximize data
throughput, both read and write ports are equipped with DDR
interfaces. Each address location is associated with four 8-bit
words (CY7C1541V18), 9-bit words (CY7C1556V18), 18-bit
words (CY7C1543V18), or 36-bit words (CY7C1545V18) that
burst sequentially into or out of the device. Because data is trans-
ferred into and out of the device on every rising edge of both input
clocks (K and K), memory bandwidth is maximized while simpli-
fying system design by eliminating bus “turn-arounds”.
Depth expansion is accomplished with port selects, which
enables each port to operate independently.
All synchronous inputs pass through input registers controlled by
the K or K input clocks. All data outputs pass through output
registers controlled by the K or K input clocks. Writes are
conducted with on-chip synchronous self-timed write circuitry.
Selection Guide
Description
Maximum Operating Frequency
Maximum Operating Current
x8
x9
x18
x36
375 MHz
375
1300
1300
1300
1370
333 MHz
333
1200
1200
1200
1230
300 MHz
300
1100
1100
1100
1140
Unit
MHz
mA
Note
1. The QDR consortium specification for V
DDQ
is 1.5V + 0.1V. The Cypress QDR devices exceed the QDR consortium specification and are capable of supporting
V
DDQ
= 1.4V to V
DD
.
Cypress Semiconductor Corporation
Document Number: 001-05389 Rev. *F
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised March 06, 2008
[+] Feedback
自动问候电路
...
探路者 消费电子
置换闲置 君益兴2416开发板和新塘开发
手上现在有两块开发板,一直闲置着吃灰,希望交换一块ST STM32F746G-DISCO 开发板 另外手上还有阿莫cc2541开发板一套(两块cc2541板子和一个下载器 和CC2540 USBdongle) 有兴趣的朋友可以私 ......
jeansonm 淘e淘
求助,FPGA控制CAN控制卡的源程序
哪位大侠有FPGA控制SJA1000的源程序,急用!谢谢...
maomao200954 FPGA/CPLD
MSP430串行写入BOOTSTRAP与加密熔断功能
对于MSP430单片机的开发调试有多种技术方案,例如EPROM方式、OTP方式、仿真开发系统方式、JTAG和BOOTSTRAP方式。BOOTSTRAP(又名BootStrap Loader,简称BSL)可与另一种Flash仿真工具JTAG控制器 ......
火辣西米秀 微控制器 MCU
申请样片 无线节点DIY
开始申请了,先要注册,要用英文哦! 然后是选择要的样品。最后就等结果哦。 也来试试? 103634 103718 没申请成功 免费邮箱不能申请。 有些芯片申请不到 经常出错。 网站速度 ......
damiaa ADI 工业技术
温度计毕业论文
温度计毕业论文...
xhe332523 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 874  1157  2852  880  2239  18  24  58  46  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved