电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1526AV18-167BZC

产品描述72-Mbit QDR™-II SRAM 4-Word Burst Architecture
文件大小473KB,共31页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY7C1526AV18-167BZC概述

72-Mbit QDR™-II SRAM 4-Word Burst Architecture

文档预览

下载PDF文档
CY7C1511AV18, CY7C1526AV18
CY7C1513AV18, CY7C1515AV18
72-Mbit QDR™-II SRAM 4-Word
Burst Architecture
Features
Configurations
CY7C1511AV18 – 8M x 8
CY7C1526AV18 – 8M x 9
CY7C1513AV18 – 4M x 18
CY7C1515AV18 – 2M x 36
Separate independent read and write data ports
Supports concurrent transactions
300 MHz clock for high bandwidth
4-word burst for reducing address bus frequency
Double Data Rate (DDR) interfaces on both read and write ports
(data transferred at 600 MHz) at 300 MHz
Two input clocks (K and K) for precise DDR timing
SRAM uses rising edges only
Two input clocks for output data (C and C) to minimize clock
skew and flight time mismatches
Echo clocks (CQ and CQ) simplify data capture in high-speed
systems
Single multiplexed address input bus latches address inputs
for read and write ports
Separate port selects for depth expansion
Synchronous internally self-timed writes
QDR-II operates with 1.5 cycle read latency when the Delay
Lock Loop (DLL) is enabled
Operates as a QDR-I device with 1 cycle read latency in DLL
off mode
Available in x 8, x 9, x 18, and x 36 configurations
Full data coherency, providing most current data
Core V
DD
= 1.8 (± 0.1V); IO V
DDQ
= 1.4V to V
DD
Available in 165-Ball FBGA package (15 x 17 x 1.4 mm)
Offered in both Pb-free and non Pb-free packages
Variable drive HSTL output buffers
JTAG 1149.1 compatible test access port
Delay Lock Loop (DLL) for accurate data placement
Functional Description
The CY7C1511AV18, CY7C1526AV18, CY7C1513AV18, and
CY7C1515AV18 are 1.8V Synchronous Pipelined SRAMs,
equipped with QDR™-II architecture. QDR-II architecture
consists of two separate ports: the read port and the write port to
access the memory array. The read port has dedicated data
outputs to support read operations and the write port has
dedicated data inputs to support write operations. QDR-II archi-
tecture has separate data inputs and data outputs to completely
eliminate the need to “turn-around” the data bus that exists with
common IO devices. Each port can be accessed through a
common address bus. Addresses for read and write addresses
are latched on alternate rising edges of the input (K) clock.
Accesses to the QDR-II read and write ports are completely
independent of one another. To maximize data throughput, both
read and write ports are equipped with DDR interfaces. Each
address location is associated with four 8-bit words
(CY7C1511AV18), 9-bit words (CY7C1526AV18), 18-bit words
(CY7C1513AV18), or 36-bit words (CY7C1515AV18) that burst
sequentially into or out of the device. Because data can be trans-
ferred into and out of the device on every rising edge of both input
clocks (K and K and C and C), memory bandwidth is maximized
while simplifying system design by eliminating bus
“turn-arounds”.
Depth expansion is accomplished with port selects, which
enables each port to operate independently.
All synchronous inputs pass through input registers controlled by
the K or K input clocks. All data outputs pass through output
registers controlled by the C or C (or K or K in a single clock
domain) input clocks. Writes are conducted with on-chip
synchronous self-timed write circuitry.
Selection Guide
Description
Maximum Operating Frequency
Maximum Operating Current
x8
x9
x18
x36
300 MHz
300
930
940
1020
1230
278 MHz
278
865
870
950
1140
250 MHz
250
790
795
865
1040
200 MHz
200
655
660
715
850
167 MHz
167
570
575
615
725
Unit
MHz
mA
Cypress Semiconductor Corporation
Document Number: 001-06985 Rev. *D
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised June 14, 2008
[+] Feedback
【MicroPython】在NUCLEO-F411RE上使用MicroPython
本帖最后由 dcexpert 于 2016-4-18 22:41 编辑 在MicroPython的源码中,已经包含了NUCLEO-F411RE开发板,大家只要重新编译一下,将固件下载进去就可以运行。编译的方法请参考小钢炮那个帖子 ......
dcexpert MicroPython开源版块
新建项目问题请教????
我准备学PDA开发 我用的是Vs 2005 我在上面装了“Windows Mobile 5.0 Emulator Images for Pocket PC - CHT.msi” 和 “Windows Mobile 5.0 Emulator Images for Pocket PC - CHT.m ......
netthief 嵌入式系统
LPC2114中UCOS-II移植问题
现在在使用UCOS-II操作系统,我用的是飞利浦LPC2114开发板,通过加载基于UCOSII的模块,然后新建工程,系统会自动将UCOS-II操作系统加到你所建的工程中,然后你在上面编程你所想要实现的功能, ......
ff_jwj 实时操作系统RTOS
搭了个电路简单测试了下AD8021,并与其他运放进行了下对比
从论坛上申请了AD8021的样片,打算是做一个数据采集的设备,用AD8021做16BIT 1MSPS 的SAR ADC AD7980的驱动,前些日子在网上也买了2片,今天正好搭了个放大器电路进行了下测试,顺便跟手上 ......
jackfrost ADI 工业技术
430中断级别是怎么设置的?
兄弟现在要用到 外部中断和定时器A计数增CCR1 请教各位大哥小姐 中断的优先怎么设置 兄弟现在想让计数器中断级别较高...
hxft 微控制器 MCU
什么是 PCRAM ?
相变化内存PCRAM(Phase Change Random Access Memory)又称PCM (Phase Change Memory)或OUM(Ovonic Unified Memory),是一种新的非挥发性内存,目前尚处于研究阶段,市场上还未出现商业化 ......
leslie 模拟电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 43  2107  2248  158  561  1  43  46  4  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved