电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1516KV18-250BZXC

产品描述72-Mbit DDR-II SRAM 2-Word Burst Architecture
文件大小548KB,共32页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY7C1516KV18-250BZXC概述

72-Mbit DDR-II SRAM 2-Word Burst Architecture

文档预览

下载PDF文档
CY7C1518KV18
CY7C1520KV18
72-Mbit DDR-II SRAM Two-Word
Burst Architecture
72-Mbit DDR-II SRAM Two-Word Burst Architecture
Features
Configurations
CY7C1518KV18 – 4M × 18
CY7C1520KV18 – 2M × 36
72-Mbit density (4M × 18, 2M × 36)
333 MHz clock for high bandwidth
Two-word burst for reducing address bus frequency
Double data rate (DDR) interfaces (data transferred at
666 MHz) at 333 MHz
Two input clocks (K and K) for precise DDR timing
SRAM uses rising edges only
Two input clocks for output data (C and C) to minimize clock
skew and flight time mismatches
Echo clocks (CQ and CQ) simplify data capture in high speed
systems
Synchronous internally self-timed writes
DDR II operates with 1.5 cycle read latency when DOFF is
asserted HIGH
Operates similar to DDR-I device with 1 cycle read latency
when DOFF is asserted LOW
1.8 V core power supply with HSTL inputs and outputs
Variable drive HSTL output buffers
Expanded HSTL output voltage (1.4 V–V
DD
)
Supports both 1.5 V and 1.8 V IO supply
Available in 165-ball fine pitch ball grid array (FBGA) package
(13 × 15 × 1.4 mm)
Offered in both Pb-free and non Pb-free packages
JTAG 1149.1 compatible Test Access Port
Phase-locked loop (PLL) for accurate data placement
Functional Description
The CY7C1518KV18, and CY7C1520KV18 are 1.8 V
synchronous pipelined SRAM equipped with DDR II architecture.
The DDR II consists of an SRAM core with advanced
synchronous peripheral circuitry and a 1-bit burst counter.
Addresses for read and write are latched on alternate rising
edges of the input (K) clock. Write data is registered on the rising
edges of both K and K. Read data is driven on the rising edges
of C and C if provided, or on the rising edge of K and K if C/C are
not provided. On CY7C1518KV18 and CY7C1520KV18, the
burst counter takes in the least significant bit of the external
address and bursts two 18-bit words in the case of
CY7C1518KV18 and two 36-bit words in the case of
CY7C1520KV18 sequentially into or out of the device.
Asynchronous inputs include an output impedance matching
input (ZQ). Synchronous data outputs (Q, sharing the same
physical pins as the data inputs D) are tightly matched to the two
output echo clocks CQ/CQ, eliminating the need for separately
capturing data from each individual DDR SRAM in the system
design. Output data clocks (C/C) enable maximum system
clocking and data synchronization flexibility.
All synchronous inputs pass through input registers controlled by
the K or K input clocks. All data outputs pass through output
registers controlled by the C or C (or K or K in a single clock
domain) input clocks. Writes are conducted with on-chip
synchronous self-timed write circuitry.
For a complete list of related documentation, click
here.
Selection Guide
Description
Maximum Operating Frequency
Maximum Operating Current
× 18
× 36
333 MHz
333
520
640
300 MHz
300
490
600
250 MHz
250
430
530
Unit
MHz
mA
Cypress Semiconductor Corporation
Document Number: 001-00437 Rev. *V
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised December 6, 2017
华为疯挖半导体人才,多家企业集体投诉!
最近通过网络信息获悉,华为最近疯狂挖角,遭到多家机构投诉。 491655 今天,著名的互联网信息博主,承心优创信息科技有限公司创始人兼兼首席执行官“欧阳秋叶”发表了 ......
eric_wang 国产芯片交流
挂载不了NFS文件系统,为什么?
虚拟机中: # ifconfig eth0 192.168.0.22 up # service nfs restart 关闭 NFS mountd: 关闭 NFS 守护进程: ......
sky0505 嵌入式系统
MSP430F5438的IIC问题
采用5438的UCB2,配置成IIC模式,配置程序如下: P9DIR |= 0x06; P9OUT |= 0x06; P9SEL |= 0x06; UCB2CTL1 |= UCSWRST;//reset the iic UCB2CTL0 |= UCMODE_3 + UCMST + UCSYNC;//iic UC ......
87136226 微控制器 MCU
STM32很奇怪啊(adci2c问题)
voidSetADC(void){GPIO_InitTypeDefGPIO_InitStructure;DMA_InitTypeDefDMA_InitStructure;ADC_InitTypeDefADC_InitStructure;/*EnableGPIOCADC1clock*/RCC_APB2PeriphClockCmd(RCC_APB2Pe ......
sdlrf123 stm32/stm8
wince 5.0,数据库想用sql server ce,但设备一般是直接掉电关机,能用吗?
跑ce5.0的设备,关机时是直接停电源,用sql server ce数据库时,会丢失数据,还是损坏数据库?这种情况适合用吗? 还有其他的数据库软件可以选择吗?...
wuxianwwwwww 嵌入式系统
频率电话锁电路
本帖最后由 jameswangsynnex 于 2015-3-3 19:59 编辑 ...
lorant 消费电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2152  2878  2403  1740  1873  44  58  49  36  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved