电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1483V25-133BZXC

产品描述72-Mbit (2M x 36/4M x 18/1M x 72) Flow-Through SRAM
文件大小1MB,共30页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY7C1483V25-133BZXC概述

72-Mbit (2M x 36/4M x 18/1M x 72) Flow-Through SRAM

文档预览

下载PDF文档
CY7C1481V25
CY7C1483V25
CY7C1487V25
72-Mbit (2M x 36/4M x 18/1M x 72)
Flow-Through SRAM
Features
Supports 133 MHz bus operations
2M x 36/4M x 18/1M x 72 common IO
2.5V core power supply (V
DD
)
2.5V or 1.8V IO supply (V
DDQ
)
Fast clock-to-output time
— 6.5 ns (133-MHz version)
Provide high-performance 2-1-1-1 access rate
User selectable burst counter supporting Intel
®
Pentium
®
interleaved or linear burst sequences
Separate processor and controller address strobes
Synchronous self timed write
Asynchronous output enable
CY7C1481V25, CY7C1483V25 available in
JEDEC-standard Pb-free 100-pin TQFP, Pb-free and
non-Pb-free 165-ball FBGA package. CY7C1487V25
available in Pb-free and non-Pb-free 209-ball FBGA
package
IEEE 1149.1 JTAG-Compatible Boundary Scan
“ZZ” Sleep Mode option
Functional Description
[1]
The CY7C1481V25/CY7C1483V25/CY7C1487V25 is a 2.5V,
2M x 36/4M x 18/1M x 72 Synchronous Flow-through SRAM
designed to interface with high-speed microprocessors with
minimum glue logic. Maximum access delay from clock rise is
6.5 ns (133-MHz version). A 2-bit on-chip counter captures the
first address in a burst and increments the address automati-
cally for the rest of the burst access. All synchronous inputs
are gated by registers controlled by a positive edge triggered
Clock Input (CLK). The synchronous inputs include all
addresses, all data inputs, address pipelining Chip Enable
(CE
1
), depth expansion Chip Enables (CE
2
and CE
3
), Burst
Control inputs (ADSC, ADSP, and ADV), Write Enables (BW
x
,
and BWE), and Global Write (GW). Asynchronous inputs
include the Output Enable (OE) and the ZZ pin.
The CY7C1481V25/CY7C1483V25/CY7C1487V25 enables
either interleaved or linear burst sequences, selected by the
MODE input pin. A HIGH selects an interleaved burst
sequence, while a LOW selects a linear burst sequence. Burst
accesses can be initiated with the Processor Address Strobe
(ADSP) or the cache Controller Address Strobe (ADSC)
inputs. Address advancement is controlled by the Address
Advancement (ADV) input.
Addresses and chip enables are registered at rising edge of
clock when either Address Strobe Processor (ADSP) or
Address Strobe Controller (ADSC) are active. Subsequent
burst addresses can be internally generated as controlled by
the Advance pin (ADV).
The CY7C1481V25/CY7C1483V25/CY7C1487V25 operates
from a +2.5V core power supply while all outputs may operate
with either a +2.5 or +1.8V supply. All inputs and outputs are
JEDEC-standard JESD8-5-compatible.
Selection Guide
133 MHz
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
6.5
305
120
100 MHz
8.5
275
120
Unit
ns
mA
mA
Note
1. For best practices recommendations, refer to the Cypress application note
System Design Guidelines
at
www.cypress.com.
Cypress Semiconductor Corporation
Document #: 38-05281 Rev. *H
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised April 24, 2007
[+] Feedback
foxconn p4m800p7ma主板能加DDR2 667(PC2 5300)1GB的内存吗?
我只想加根内存条,其他都不想换。 现在用的内存是PC2-3200 DDR2 400的 处理器是P4 2.93G 看到金士顿 DDR2 667 (PC2 5300) 1GB,不知道能不能用,或是还有更好的选择。...
hoyden 嵌入式系统
据说咱论坛的TI M4板子,连TI FAE都没有~~~~
刚刚得到小道消息,咱们发的TI M4板子,连TI FAE都没有,甚至连样片都没有, HOHO 大家赶紧来抢吧: https://bbs.eeworld.com.cn/thread-305796-1-1.html...
soso 微控制器 MCU
【上海航芯 ACM32F070开发板+触控功能评估板】05.CAN通讯波特率该如何配置
有没有小伙伴遇到过相同的CAN通讯波特率,却有好多种不同的配置参数,但在实际测试时,却存在相互通讯不上的情况?我就遇到过…… 首先我们先来了解一下CAN的位时序,一个位 ......
xld0932 国产芯片交流
节点无法加入zigbee网络分析
1:检查PANID是否相同 2:检查通道(信道)是否相同 3:各节点物理地址是否唯一 4:各节点物理地址不为0XFFFFFFFFFFFFFFFF ...
wateras1 无线连接
TIMAC是不是只能用于星型网络,为什么我看到一篇论文用于构建簇树网络????
TIMAC是不是只能用于星型网络,为什么我看到一篇论文用于构建簇树网络???? ...
waltxia 无线连接
[#_#]最经典的九个短信
最经典的九个短信(转) 1、我有一个要求:请我吃饭。我希望你能满足我。否则我就把你的手机号写在墙上,前边再加两个字:办证。还要请我吃好,要不就写:征婚,男女皆可,条件不限。   2 ......
SuperStar515 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 530  915  2439  2828  2616  11  19  50  57  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved