电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1412V18-200BZC

产品描述36-Mbit QDR-II™ SRAM 2-Word Burst Architecture
文件大小269KB,共23页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY7C1412V18-200BZC概述

36-Mbit QDR-II™ SRAM 2-Word Burst Architecture

文档预览

下载PDF文档
PRELIMINARY
CY7C1410V18
CY7C1425V18
CY7C1412V18
CY7C1414V18
36-Mbit QDR-II™ SRAM 2-Word
Burst Architecture
Features
• Separate Independent Read and Write data ports
— Supports concurrent transactions
200-MHz clock for high bandwidth
2-Word Burst on all accesses
Double Data Rate (DDR) interfaces on both Read and
Write ports (data transferred at 400 MHz) @ 200 MHz
Two input clocks (K and K) for precise DDR timing
— SRAM uses rising edges only
Functional Description
The CY7C1410V18, CY7C1425V18, CY7C1412V18, and
CY7C1414V18 are 1.8V Synchronous Pipelined SRAMs,
equipped with QDR™-II architecture. QDR-II architecture
consists of two separate ports to access the memory array.
The Read port has dedicated Data Outputs to support Read
operations and the Write Port has dedicated Data Inputs to
support Write operations. QDR-II architecture has separate
data inputs and data outputs to completely eliminate the need
to “turn-around” the data bus required with common I/O
devices. Access to each port is accomplished through a
common address bus. The Read address is latched on the
rising edge of the K clock and the Write address is latched on
the rising edge of the K clock. Accesses to the QDR-II Read
and Write ports are completely independent of one another. In
order to maximize data throughput, both Read and Write ports
are equipped with Double Data Rate (DDR) interfaces. Each
address location is associated with two 8-bit words
(CY7C1410V18) or 9-bit words (CY7C1425V18) or 18-bit
words (CY7C1412V18) or 36-bit words (CY7C1414V18) that
burst sequentially into or out of the device. Since data can be
transferred into and out of the device on every rising edge of
both input clocks (K and K and C and C), memory bandwidth
is maximized while simplifying system design by eliminating
bus “turn-arounds.”
Depth expansion is accomplished with Port Selects for each
port. Port selects allow each port to operate independently.
All synchronous inputs pass through input registers controlled
by the K or K input clocks. All data outputs pass through output
registers controlled by the C or C (or K or K in a single clock
domain) input clocks. Writes are conducted with on-chip
synchronous self-timed write circuitry.
• Two output clocks (C and C) accounts for clock skew
and flight time mismatching
• Echo clocks (CQ and CQ) simplify data capture in
high-speed systems
• Single multiplexed address input bus latches address
inputs for both Read and Write ports
• Separate Port Selects for depth expansion
• Synchronous internally self-timed writes
• Available in x8, x9, x18, and x36 configurations
• Full data coherency, providing most current data
• Core V
DD
= 1.8V (±0.1V); I/O V
DDQ
= 1.4V to V
DD
• 15 × 17 × 1.4 mm 1.0-mm pitch FBGA package, 165-ball
(11 × 15 matrix)
• Variable drive HSTL output buffers
• JTAG 1149.1 compatible test access port
• Delay Lock Loop (DLL) for accurate data placement
Configurations
CY7C1410V18 – 4M x 8
CY7C1425V18 – 4M x 9
CY7C1412V18 – 2M x 18
CY7C1414V18 – 1M x 36
Cypress Semiconductor Corporation
Document #: 38-05592 Rev. **
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised June 07, 2004

推荐资源

单片机与TCP/IP网络(ISA总线接口定义)
ISA ISA=Industry Standard Architecture (isa总线) http://www.laogu.com/MY/isa.jpg Pin Name Description 引脚 名称 含义 A1 /I/O CH CK I/O channel check; active low=parity error ......
eeleader 工业自动化与控制
430学习经验
:)1.首先你要知道msp430的存储器结构。典型微处理器的结构有两种:冯。诺依曼结构——程序存储器和数据存储器统一编码;哈佛结构——程序存储器和数据存储器;msp430系列单片机属于前者,而常用 ......
zhyue 微控制器 MCU
电信的光纤猫耗电有多大?
电信的光纤猫耗电有多大? 电信的光纤猫,带有VoIP电话,相当于原来的固定电话,但是一旦光纤猫关电了电话也就失去了作用,所以如果要像过去的固定电话一样24小时不停机就需要光纤猫24小时开着 ......
wangfuchong 聊聊、笑笑、闹闹
windows下能开发linux的驱动嘛?
我是初学者,不想装linux,不知道有没有办法在windows下开发linux的驱动啊,那位知道的蝈蝈帮忙指点下,谢谢...
liwenjie518 Linux开发
DSP包含BIOS系统工程编译出错!
用CCSv4.0编译包含bios系统的工程,出现如下错误: fatal error: file "D:/Program Files/Texas Instruments/bios_5_41_02_14/packages/ti/bios/lib/bios.a28FP<clk.o28FP>" specifies ISA ......
lichengyuan11 DSP 与 ARM 处理器
如果需要控制1个房间的大约3000灯, 请问用BLE MESH还是zigbee更合适?
在一个房间内,BLE MESH蓝牙组网是否3000个灯就网络瘫痪了? zigbee是否好一点,两者成本比较如何呢,有懂得高手帮忙份内西一下。。。 ...
小飞虾3 无线连接

热门文章更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 109  1223  2409  1992  1501  3  25  49  41  31 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved