电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1411JV18-300BZXI

产品描述36-Mbit QDR™-II SRAM 4-Word Burst Architecture
文件大小428KB,共26页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY7C1411JV18-300BZXI概述

36-Mbit QDR™-II SRAM 4-Word Burst Architecture

文档预览

下载PDF文档
CY7C1411JV18, CY7C1426JV18
CY7C1413JV18, CY7C1415JV18
36-Mbit QDR™-II SRAM 4-Word
Burst Architecture
Features
Configurations
CY7C1411JV18 – 4M x 8
CY7C1426JV18 – 4M x 9
CY7C1413JV18 – 2M x 18
CY7C1415JV18 – 1M x 36
Separate independent read and write data ports
Supports concurrent transactions
300 MHz clock for high bandwidth
4-word burst for reducing address bus frequency
Double Data Rate (DDR) interfaces on both read and write ports
(data transferred at 600 MHz) at 300 MHz
Two input clocks (K and K) for precise DDR timing
SRAM uses rising edges only
Two input clocks for output data (C and C) to minimize clock
skew and flight time mismatches
Echo clocks (CQ and CQ) simplify data capture in high-speed
systems
Single multiplexed address input bus latches address inputs
for both read and write ports
Separate port selects for depth expansion
Synchronous internally self-timed writes
QDR-II operates with 1.5 cycle read latency when DLL is
enabled
Operates like a QDR-I device with 1 cycle read latency in DLL
off mode
Available in x8, x9, x18, and x36 configurations
Full data coherency, providing most current data
Core V
DD
= 1.8 (±0.1V); IO V
DDQ
= 1.4V to V
DD
Available in 165-Ball FBGA package (15 x 17 x 1.4 mm)
Offered in both Pb-free and non Pb-free packages
Variable drive HSTL output buffers
JTAG 1149.1 compatible test access port
Delay Lock Loop (DLL) for accurate data placement
Functional Description
The CY7C1411JV18, CY7C1426JV18, CY7C1413JV18, and
CY7C1415JV18 are 1.8V Synchronous Pipelined SRAMs,
equipped with QDR™-II architecture. QDR-II architecture
consists of two separate ports to access the memory array. The
read port has dedicated data outputs to support the read opera-
tions and the write port has dedicated data inputs to support the
write operations. QDR-II architecture has separate data inputs
and data outputs to completely eliminate the need to
“turn-around” the data bus required with common IO devices.
Access to each port is through a common address bus.
Addresses for read and write addresses are latched on alternate
rising edges of the input (K) clock. Accesses to the QDR-II read
and write ports are completely independent of one another. To
maximize data throughput, read and write ports are equipped
with DDR interfaces. Each address location is associated with
four
8-bit
words
(CY7C1411JV18),
9-bit
words
(CY7C1426JV18), 18-bit words (CY7C1413JV18), or 36-bit
words (CY7C1415JV18) that burst sequentially into or out of the
device. Because data can be transferred into and out of the
device on every rising edge of both input clocks (K and K and C
and C), memory bandwidth is maximized while simplifying
system design by eliminating bus “turn-arounds”.
Depth expansion is accomplished with port selects, which
enables each port to operate independently.
All synchronous inputs pass through input registers controlled by
the K or K input clocks. All data outputs pass through output
registers controlled by the C or C (or K or K in a single clock
domain) input clocks. Writes are conducted with on chip
synchronous self-timed write circuitry.
Selection Guide
Description
Maximum Operating Frequency
Maximum Operating Current
x8
x9
x18
x36
300 MHz
300
965
970
1010
1130
Unit
MHz
mA
Cypress Semiconductor Corporation
Document Number: 001-12557 Rev. *B
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised March 10, 2008
[+] Feedback
为什么我的usb读线程在suspend之后在resume会出现句柄错误呢?
代码如下: if (FileReadThread) //里面有错,句柄错误!!!!!! { if(FileReadThread->Suspended) try { if(hDevice_Sx2) FileReadThread->R ......
fjj252630 嵌入式系统
debug32问题
小弟吐血跪求各位大侠大师指点迷津 debuge e:\ASM\FIRST.EXE -R AX=0000 BX=0000 CX=0113 DX=0000 SP=0000 BP=0000 SI=0000 DI=0000 DS=14FE ES=14EF SS=150E IP=0100 NV UP EI PL NZ NA P ......
KENLAA 嵌入式系统
protel99se中的一个小问题
我的原理图画好后,创建网络表时,提示有错误, 当返回原理图是,图上的元件消失了,只剩下连线,这是怎么回事啊?...
hiwanglin PCB设计
【我是原创】+Murray归来之手头零件大拼凑
单位的十一五项目总算告一段落,而对于一直钟爱的eeworld却有些时日没有关注了。 有句老话说的好,来的好不如来得巧。哈哈,以来就看到三月的大好活动,优美的奖品又是让我眼睛暴突啊! 废话 ......
murray 单片机
微波天线的方向性和方向性系数分析
●方向性 ※方向性图 天线的基本功能是将馈线传输的电磁波变为自由空间传播的电磁波,天线的方向图是表征天线辐射时电磁波能量(或场强)在空间各点分布的情况,它是描述天线的主要参数之一 ......
Jacktang 无线连接
利用定时器实现键盘另类消抖
void keyscan() { P3=0xff; temp=P3&0xff; if(temp!=0xff) { TR0=1; } } void timer0() interrupt 1 { uchar keytemp; TH0 = 0xF8; ......
莫莫无蚊 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2865  722  256  1494  1581  58  15  6  31  32 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved