电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1394CV18-300BZXI

产品描述18-Mbit DDR-II SIO SRAM 2-Word Burst Architecture
文件大小410KB,共30页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY7C1394CV18-300BZXI概述

18-Mbit DDR-II SIO SRAM 2-Word Burst Architecture

文档预览

下载PDF文档
CY7C1392CV18, CY7C1992CV18
CY7C1393CV18, CY7C1394CV18
18-Mbit DDR-II SIO SRAM 2-Word
Burst Architecture
Features
Functional Description
The CY7C1392CV18, CY7C1992CV18, CY7C1393CV18, and
CY7C1394CV18 are 1.8V Synchronous Pipelined SRAMs,
equipped with Double Data Rate Separate IO (DDR-II SIO)
architecture. The DDR-II SIO consists of two separate ports: the
read port and the write port to access the memory array. The
read port has data outputs to support read operations and the
write port has data inputs to support write operations. The DDR-II
SIO has separate data inputs and data outputs to completely
eliminate the need to “turn-around” the data bus required with
common IO devices. Access to each port is accomplished
through a common address bus. Addresses for read and write
are latched on alternate rising edges of the input (K) clock. Write
data is registered on the rising edges of both K and K. Read data
is driven on the rising edges of C and C if provided, or on the
rising edge of K and K if C/C are not provided. Each address
location is associated with two 8-bit words in the case of
CY7C1392CV18, two 9-bit words in the case of
CY7C1992CV18, two 18-bit words in the case of
CY7C1393CV18, and two 36-bit words in the case of
CY7C1394CV18 that burst sequentially into or out of the device.
Asynchronous inputs include an output impedance matching
input (ZQ). Synchronous data outputs are tightly matched to the
two output echo clocks CQ/CQ, eliminating the need to capture
data separately from each individual DDR-II SIO SRAM in the
system design. Output data clocks (C/C) enable maximum
system clocking and data synchronization flexibility.
All synchronous inputs pass through input registers controlled by
the K or K input clocks. All data outputs pass through output
registers controlled by the C or C (or K or K in a single clock
domain) input clocks. Writes are conducted with on-chip
synchronous self-timed write circuitry.
18-Mbit density (2M x 8, 2M x 9, 1M x 18, 512K x 36)
300 MHz clock for high bandwidth
2-word burst for reducing address bus frequency
Double Data Rate (DDR) interfaces
(data transferred at 600 MHz) at 300 MHz
Two input clocks (K and K) for precise DDR timing
SRAM uses rising edges only
Two input clocks for output data (C and C) to minimize clock
skew and flight time mismatches
Echo clocks (CQ and CQ) simplify data capture in high-speed
systems
Synchronous internally self-timed writes
DDR-II operates with 1.5 cycle read latency when the DLL is
enabled
Operates similar to a DDR-I device with 1 cycle read latency in
DLL off mode
1.8V core power supply with HSTL inputs and outputs
Variable drive HSTL output buffers
Expanded HSTL output voltage (1.4V–V
DD
)
Available in 165-Ball FBGA package (13 x 15 x 1.4 mm)
Offered in both Pb-free and non Pb-free packages
JTAG 1149.1 compatible test access port
Delay Lock Loop (DLL) for accurate data placement
Configurations
CY7C1392CV18 – 2M x 8
CY7C1992CV18 – 2M x 9
CY7C1393CV18 – 1M x 18
CY7C1394CV18 – 512K x 36
Selection Guide
Description
Maximum Operating Frequency
Maximum Operating Current
x8
x9
x18
x36
300 MHz
300
820
825
865
935
278 MHz
278
770
775
800
850
250 MHz
250
700
700
725
770
200 MHz
200
575
575
600
630
167 MHz
167
485
490
500
540
Unit
MHz
mA
Cypress Semiconductor Corporation
Document #: 001-07162 Rev. *C
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised May 22, 2008
[+] Feedback
USB-232转换(FT232BM)完整PCB文件和说明文件
以下文件版权所有,仅发上来大家共享,如有有用于商业目的,请自觉放弃使用。如果实在要作为商品出售,请告知我,谢谢! > 一块USB-232的模块,大小只有2.5cm*2.5cm,但可以应用于很多范围 ......
jiang_li 单片机
[转]如何将CC3200接入机智云
原帖:http://www.deyisupport.com/question_answer/wireless_connectivity/wifi/f/105/t/87168.aspx 请参考最新的机智云的CC3200的代码:8182.CC3200_GAgent-2015-12-25.zip下面介绍的是如 ......
dontium 无线连接
MS2351M替代AD8314射频功率检测芯片
本帖最后由 qq329769206 于 2021-9-30 11:02 编辑 565366 ...
qq329769206 无线连接
【求助】普通射灯編程控制
大家好。我正在做一個射燈的編程控制任務,一共有大概20個這樣的射燈,都是220V AC。 程序是一個簡單的過一段時間開過一段時間灭(每个射灯的时间不同)。 我现在有射灯,准备买20个220V的继电 ......
jasontang736 电源技术
adc转换器如何互斥使用
linux2.6 cpu自带的ADC转换器 接了一个通道做电池电压检测 另一个通道做按键检测 ADC寄存器: ADCCON:控制寄存器 DATA:数据寄存器 当应用程序同时运行按键和电池电压检测时,数据是乱 ......
wwbbff 嵌入式系统
XRA1203芯片怎么设置为低功耗模式
在单独供电的情况下,根据手册说明,上电复位后为默认最低功耗设置,数据手册上3.3V时,只有5uA,而实际测试功耗1.3MA,怎么会这样子! ...
gaoshou1218 TI技术论坛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 668  2339  1209  1653  487  14  48  25  34  10 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved