电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1371C-100BGC

产品描述18-Mbit (512K x 36/1M x 18) Flow-Through SRAM with NoBL Architecture
文件大小534KB,共33页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY7C1371C-100BGC概述

18-Mbit (512K x 36/1M x 18) Flow-Through SRAM with NoBL Architecture

文档预览

下载PDF文档
CY7C1371C
CY7C1373C
18-Mbit (512K x 36/1M x 18) Flow-Through
SRAM with NoBL™ Architecture
Features
• No Bus Latency™ (NoBL™) architecture eliminates
dead cycles between write and read cycles
• Can support up to 133-MHz bus operations with zero
wait states
— Data is transferred on every clock
• Pin compatible and functionally equivalent to ZBT™
devices
• Internally self-timed output buffer control to eliminate
the need to use OE
• Registered inputs for flow-through operation
• Byte Write capability
• 3.3V/2.5V I/O power supply
• Fast clock-to-output times
— 6.5 ns (for 133-MHz device)
— 7.5 ns (for 117-MHz device)
— 8.5 ns (for 100-MHz device)
• Clock Enable (CEN) pin to enable clock and suspend
operation
• Synchronous self-timed writes
• Asynchronous Output Enable
• Offered in JEDEC-standard 100 TQFP, 119-Ball BGA and
165-Ball fBGA packages
• Three chip enables for simple depth expansion
• Automatic Power-down feature available using ZZ
mode or CE deselect
• JTAG boundary scan for BGA and fBGA packages
• Burst Capability—linear or interleaved burst order
• Low standby power
Functional Description
[1]
The CY7C1371C/CY7C1373C is a 3.3V, 512K x 36/ 1M x 18
Synchronous Flow-through Burst SRAM designed specifically
to support unlimited true back-to-back Read/Write operations
without the insertion of wait states. The CY7C1371C/
CY7C1373C is equipped with the advanced No Bus Latency™
(NoBL™) logic required to enable consecutive Read/Write
operations with data being transferred on every clock cycle.
This feature dramatically improves the throughput of data
through the SRAM, especially in systems that require frequent
Write-Read transitions.
All synchronous inputs pass through input registers controlled
by the rising edge of the clock. The clock input is qualified by
the Clock Enable (CEN) signal, which when deasserted
suspends operation and extends the previous clock cycle.
Maximum access delay from the clock rise is 6.5 ns (133-MHz
device).
Write operations are controlled by the two or four Byte Write
Select (BW
X
) and a Write Enable (WE) input. All writes are
conducted with on-chip synchronous self-timed write circuitry.
Three synchronous Chip Enables (CE
1
, CE
2
, CE
3
) and an
asynchronous Output Enable (OE) provide for easy bank
selection and output tri-state control. In order to avoid bus
contention, the output drivers are synchronously tri-stated
during the data portion of a write sequence.
Selection Guide
133 MHz
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
6.5
210
70
117 MHz
7.5
190
70
100 MHz
8.5
175
70
Unit
ns
mA
mA
Notes:
1. For best–practices recommendations, please refer to the Cypress application note
System Design Guidelines
on www.cypress.com.
Cypress Semiconductor Corporation
Document #: 38-05234 Rev. *D
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised June 03, 2004
【智能网络台灯】10. Esp32-S2驱动UART
本帖最后由 hehung 于 2022-10-12 22:10 编辑 过往分享 【2022得捷电子创新设计大赛】最晚开箱帖 【2022得捷电子创新设计大赛】1. ESP32-S2环境搭建及点灯 【智能网络台灯】2. 设置系统 ......
hehung DigiKey得捷技术专区
如何进行内存泄露检查?基于wince 4.2和EVC4.0+sp2!在线等!帮忙诊断
程序运行了半小时后,越来越慢!出现死机现象 硬件平台是pc104 内存128M 主频233MHz 我的程序需要运行十几小时,不退出。 在程序里面,一般静态分配资源,如int a 有串口操作和cdb数据库 ......
t2yaote 嵌入式系统
关于C语言指针的一些细节问题
信息来源:图灵工作室::网络学院 1、什么是指针   指针是一种数据类型,与其它的数据类型不同的是指针是一种“用来存放地址值的”变量。举一个简单的例子: 如果定义了一个整型变量,根 ......
zz106364842 编程基础
esp8266 wifi 是国人自主产权开发的吗?
esp8266感觉全球都很火,esp 是国人自主产权开发的吗? ...
ihalin MicroPython开源版块
msp430的AD转换问题
用430实现电压监测功能 读取ADC12MEM0的值,发现电压很稳的情况,该值不是很稳。我采用多次采样取平均的方法,不知道大家觉得如何。另外如果要计算电量的百分比,需要做进制转换吗?请看我的代 ......
linjingui 微控制器 MCU
小弟碰到一个Modesim-Altera 6.6d很诡异的问题,求高手帮忙啊!
今天一直在用Quartus II 11.0 跟Modelsim作一些很简单的仿真,但是刚才在用Modelsim建了个工程,在工程里建了了一个新的Verilog文件,然后就双击它准备敲代码进去,但是双击之后问题出来了,我 ......
随风飞狂 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1460  2674  2767  1400  1335  30  54  56  29  27 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved