电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1356DV25-250AXC

产品描述9-Mbit (256K x 36/512K x 18) Pipelined SRAM with NoBL Architecture
文件大小575KB,共29页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY7C1356DV25-250AXC概述

9-Mbit (256K x 36/512K x 18) Pipelined SRAM with NoBL Architecture

文档预览

下载PDF文档
CY7C1354DV25, CY7C1356DV25
9-Mbit (256K x 36/512K x 18)
Pipelined SRAM with NoBL™ Architecture
Features
Functional Description
The CY7C1354DV25 and CY7C1356DV25 are 2.5V, 256K x 36
and 512K x 18 Synchronous pipelined burst SRAMs with No Bus
Latency™ (NoBL™) logic, respectively. They are designed to
support unlimited true back to back read and write operations
with no wait states. The CY7C1354DV25 and CY7C1356DV25
are equipped with the advanced (NoBL) logic required to enable
consecutive read and write operations with data being trans-
ferred on every clock cycle. This feature dramatically improves
the throughput of data in systems that require frequent write and
read transitions. The CY7C1354DV25 and CY7C1356DV25 are
pin compatible with and functionally equivalent to ZBT devices.
All synchronous inputs pass through input registers controlled by
the rising edge of the clock. All data outputs pass through output
registers controlled by the rising edge of the clock. The clock
input is qualified by the Clock Enable (CEN) signal, which when
deasserted suspends operation and extends the previous clock
cycle.
Write operations are controlled by the Byte Write Selects
(BW
a
–BW
d
for CY7C1354DV25 and BW
a
–BW
b
for
CY7C1356DV25) and a Write Enable (WE) input. All writes are
conducted with on-chip synchronous self timed write circuitry.
Three synchronous Chip Enables (CE
1
, CE
2
, CE
3
) and an
asynchronous Output Enable (OE) provide easy bank selection
and output tri-state control. To avoid bus contention, the output
drivers are synchronously tri-stated during the data portion of a
write sequence. For best practices recommendations, please
refer to the Cypress application note
System Design Guidelines
on
www.cypress.com.
Pin compatible with and functionally equivalent to ZBT™
Supports 250 MHz bus operations with zero wait states
Available speed grades are 250, 200, and 166 MHz
Internally self timed output buffer control to eliminate the need
to use asynchronous OE
Fully registered (inputs and outputs) for pipelined operation
Byte Write capability
Single 2.5V power supply (V
DD
)
Fast clock-to-output times
2.8 ns (for 250 MHz device)
Clock Enable (CEN) pin to suspend operation
Synchronous self timed writes
Available in Pb-free 100-pin TQFP package, Pb-free and non
Pb-free 119-ball BGA package, and 165-ball FBGA package
IEEE 1149.1 JTAG compatible boundary scan
Burst capability–linear or interleaved burst order
“ZZ” Sleep mode and Stop Clock options
Selection Guide
Description
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
250 MHz
2.8
250
40
200 MHz
3.2
220
40
166 MHz
3.5
180
40
Unit
ns
mA
mA
Cypress Semiconductor Corporation
Document #: 001-48974 Rev. *A
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised July 31, 2009
[+] Feedback

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2518  1993  1302  861  1035  51  41  27  18  21 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved