电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY37384VP160-200NXC

产品描述5V, 3.3V, ISRTM High-Performance CPLDs
文件大小1MB,共64页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY37384VP160-200NXC概述

5V, 3.3V, ISRTM High-Performance CPLDs

文档预览

下载PDF文档
Ultra37000 CPLD Family
5V, 3.3V, ISR™ High-Performance CPLDs
Features
• In-System Reprogrammable™ (ISR™) CMOS CPLDs
— JTAG interface for reconfigurability
— Design changes do not cause pinout changes
— Design changes do not cause timing changes
• High density
— 32 to 512 macrocells
— 32 to 264 I/O pins
— Five dedicated inputs including four clock pins
• Simple timing model
— No fanout delays
— No expander delays
— No dedicated vs. I/O pin delays
— No additional delay through PIM
— No penalty for using full 16 product terms
— No delay for steering or sharing product terms
• 3.3V and 5V versions
• PCI-compatible
[1]
• Programmable bus-hold capabilities on all I/Os
• Intelligent product term allocator provides:
— 0 to 16 product terms to any macrocell
— Product term steering on an individual basis
— Product term sharing among local macrocells
• Flexible clocking
— Four synchronous clocks per device
— Product term clocking
— Clock polarity control per logic block
• Consistent package/pinout offering across all densities
— Simplifies design migration
— Same pinout for 3.3V and 5.0V devices
• Packages
— 44 to 400 leads in PLCC, CLCC, PQFP, TQFP, CQFP,
BGA, and Fine-Pitch BGA packages
— Lead(Pb)-free packages available
Note:
1. Due to the 5V-tolerant nature of 3.3V device I/Os, the I/Os are not clamped to V
CC
, PCI V
IH
= 2V.
General Description
The Ultra37000™ family of CMOS CPLDs provides a range of
high-density programmable logic solutions with unparalleled
system performance. The Ultra37000 family is designed to
bring the flexibility, ease of use, and performance of the 22V10
to high-density CPLDs. The architecture is based on a number
of logic blocks that are connected by a Programmable Inter-
connect Matrix (PIM). Each logic block features its own
product term array, product term allocator, and 16 macrocells.
The PIM distributes signals from the logic block outputs and all
input pins to the logic block inputs.
All of the Ultra37000 devices are electrically erasable and
In-System Reprogrammable (ISR), which simplifies both
design and manufacturing flows, thereby reducing costs. The
ISR feature provides the ability to reconfigure the devices
without having design changes cause pinout or timing
changes. The Cypress ISR function is implemented through a
JTAG-compliant serial interface. Data is shifted in and out
through the TDI and TDO pins, respectively. Because of the
superior routability and simple timing model of the Ultra37000
devices, ISR allows users to change existing logic designs
while simultaneously fixing pinout assignments and
maintaining system performance.
The entire family features JTAG for ISR and boundary scan,
and is compatible with the PCI Local Bus specification,
meeting the electrical and timing requirements. The
Ultra37000 family features user programmable bus-hold
capabilities on all I/Os.
Ultra37000 5.0V Devices
The Ultra37000 devices operate with a 5V supply and can
support 5V or 3.3V I/O levels. V
CCO
connections provide the
capability of interfacing to either a 5V or 3.3V bus. By
connecting the V
CCO
pins to 5V the user insures 5V TTL levels
on the outputs. If V
CCO
is connected to 3.3V the output levels
meet 3.3V JEDEC standard CMOS levels and are 5V tolerant.
These devices require 5V ISR programming.
Ultra37000V 3.3V Devices
Devices operating with a 3.3V supply require 3.3V on all V
CCO
pins, reducing the device’s power consumption. These
devices support 3.3V JEDEC standard CMOS output levels,
and are 5V-tolerant. These devices allow 3.3V ISR
programming.
Cypress Semiconductor Corporation
Document #: 38-03007 Rev. *D
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised October 25, 2004
NdisMoveMemory出现蓝屏。。
这是驱动层的代码 NTSTATUS DevIoCtrl(PDEVICE_OBJECT dev, PIRP irp ) { PIO_STACK_LOCATION irpStack; NTSTATUS status = STATUS_SUCCESS; ULONG ......
gglu 嵌入式系统
用智峰PROGISP1.72无法调入flash
如题,用智峰PROGISP1.72给ATMEG32A下载程序时,调入flash时出现“illegal line found”,但是我调入其他flash时,不会出现这个提醒,也可以正常下载,各位大神,这是怎么回事啊?...
rw_master Microchip MCU
分享一篇文章:你才创业呢,你们全家都是搞创业的
看了一篇有意思的分析如今创业的文章,细品品还真是那么回事:lol 北京好像陷入了魔障。以至于我一度担心,是不是帝都的很多人都患上了一种科学界尚不知情的集体癔症。 在任何一个饭局上 ......
赵玉田 工作这点儿事
TI Sensortag的开发调试
很令人费解,TI Sensortag没有和其它简单板子一样提供USB或者其它可以直接开发调试的接口, 倒是在视频上看到CC2541DK-MINI content包含了TI Sensortag和CC debug部分!难道说要想开发firmware ......
wuyanyanke 无线连接
WINCE系统使用中文时,CF卡磁盘显示为“已加入的卷”字样。如何使它显示“Hard disk"呢??
WINCE系统使用中文时,CF卡磁盘显示为“已加入的卷”字样。如何使它显示“Hard disk"呢?? 注册表如下: "Dll"="atapi.dll" "Prefix"="IDE" "Class"=dword:01 "SubClass"=d ......
ykyyky 嵌入式系统
Hobbylord Bumblebee ST550小黄蜂可折叠碳纤版四轴飞行器
本帖最后由 jiesuheshang 于 2020-7-21 22:55 编辑 【1】有一套BUMBLE BEE ST550小黄蜂可折叠碳纤版四轴飞行器机架,95新。 带2套螺旋桨。 价格600元 闲鱼链接: http://market. ......
jiesuheshang 淘e淘

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2519  821  2154  544  2474  51  17  44  11  50 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved