电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY37256P160-125AI

产品描述5V, 3.3V, ISR™ High-Performance CPLDs
文件大小2MB,共62页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY37256P160-125AI概述

5V, 3.3V, ISR™ High-Performance CPLDs

文档预览

下载PDF文档
Ultra37000 CPLD Family
5V, 3.3V, ISR™ High-Performance CPLDs
Features
• In-System Reprogrammable™ (ISR™) CMOS CPLDs
— JTAG interface for reconfigurability
— Design changes do not cause pinout changes
— Design changes do not cause timing changes
• High density
— 32 to 512 macrocells
— 32 to 264 I/O pins
— Five dedicated inputs including four clock pins
• Simple timing model
— No fanout delays
— No expander delays
— No dedicated vs. I/O pin delays
— No additional delay through PIM
— No penalty for using full 16 product terms
— No delay for steering or sharing product terms
3.3V and 5V versions
PCI-compatible
[1]
Programmable bus-hold capabilities on all I/Os
Intelligent product term allocator provides:
— 0 to 16 product terms to any macrocell
— Product term steering on an individual basis
— Product term sharing among local macrocells
• Flexible clocking
— Four synchronous clocks per device
— Product term clocking
— Clock polarity control per logic block
• Consistent package/pinout offering across all densities
— Simplifies design migration
— Same pinout for 3.3V and 5.0V devices
• Packages
— 44 to 400 leads in PLCC, CLCC, PQFP, TQFP, CQFP,
BGA, and Fine-Pitch BGA packages
General Description
The Ultra37000™ family of CMOS CPLDs provides a range of
high-density programmable logic solutions with unparalleled
system performance. The Ultra37000 family is designed to
bring the flexibility, ease of use, and performance of the 22V10
to high-density CPLDs. The architecture is based on a number
of logic blocks that are connected by a Programmable Inter-
connect Matrix (PIM). Each logic block features its own
product term array, product term allocator, and 16 macrocells.
The PIM distributes signals from the logic block outputs and all
input pins to the logic block inputs.
All of the Ultra37000 devices are electrically erasable and In-
System Reprogrammable (ISR), which simplifies both design
and manufacturing flows, thereby reducing costs. The ISR
feature provides the ability to reconfigure the devices without
having design changes cause pinout or timing changes. The
Cypress ISR function is implemented through a JTAG-
compliant serial interface. Data is shifted in and out through
the TDI and TDO pins, respectively. Because of the superior
routability and simple timing model of the Ultra37000 devices,
ISR allows users to change existing logic designs while simul-
taneously fixing pinout assignments and maintaining system
performance.
The entire family features JTAG for ISR and boundary scan,
and is compatible with the PCI Local Bus specification,
meeting the electrical and timing requirements. The
Ultra37000 family features user programmable bus-hold
capabilities on all I/Os.
Ultra37000 5.0V Devices
The Ultra37000 devices operate with a 5V supply and can
support 5V or 3.3V I/O levels. V
CCO
connections provide the
capability of interfacing to either a 5V or 3.3V bus. By
connecting the V
CCO
pins to 5V the user insures 5V TTL levels
on the outputs. If V
CCO
is connected to 3.3V the output levels
meet 3.3V JEDEC standard CMOS levels and are 5V tolerant.
These devices require 5V ISR programming.
Ultra37000V 3.3V Devices
Devices operating with a 3.3V supply require 3.3V on all V
CCO
pins, reducing the device’s power consumption. These
devices support 3.3V JEDEC standard CMOS output levels,
and are 5V-tolerant. These devices allow 3.3V ISR
programming.
Note:
1. Due to the 5V-tolerant nature of 3.3V device I/Os, the I/Os are not clamped to V
CC
, PCI V
IH
= 2V.
Cypress Semiconductor Corporation
Document #: 38-03007 Rev. *C
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised July 7, 2003
屏幕截图,注册表,IE问题
大家好!上次在这里请教的一个问题:界面的屏幕截图,截图后的图片是保存在硬盘里面的。 现在请教的问题:我的程序运行的平台是wince5.0,当我通过注册表使我的程序在我的wince系统 ......
tunersys 嵌入式系统
中级挑战明显比初级难啊
考了差不多得一个多小时把 真的挺难的 90162 这个 FLL应该是锁相把 不知道选A对不对 90163 只听过HID 很多单片机都带 这个没研究过 百度了好久都没找到 不知道怎么选 90164 又 ......
常见泽1 微控制器 MCU
电子竞赛模块-高速DDS(AD9854ASQ)模块板发行资料
本帖最后由 paulhyde 于 2014-9-15 03:29 编辑 AD9854详细资料 本帖最后由 364147694 于 2013-9-6 13:08 编辑 ] ...
364147694 电子竞赛
第一次画的PCB麻烦各位前辈给一些意见
我这次画的是最简单的两层板,利用稳压芯片产生不同的电压输出,我想问一下各位前辈我这样在底层铺铜能不能将板子上的地都连起来(顶层还没有铺铜),如果连起来了为啥那些过地孔之间的飞线还显 ......
lym1210 PCB设计
pic24单片机的SPI功能的引脚映射
PIC24系列单片机的SPI功能的引脚映射,除了功能引脚映射外还需要其他操作吗? ...
欢迎来到祖安 Microchip MCU
sprintf函数问题
CCS3.3 ,使用sprintf转换不了任何数字,网上查了很多,都没有彻底解决问题,到底怎么用,盼解! #include \"stdio.h\" char parachar; //数据转换为字符串时用 sprint ......
19850719 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 526  2406  1979  1226  1572  11  49  40  25  32 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved