电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY37256

产品描述5V, 3.3V, ISR™ High-Performance CPLDs
文件大小2MB,共62页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY37256概述

5V, 3.3V, ISR™ High-Performance CPLDs

文档预览

下载PDF文档
Ultra37000 CPLD Family
5V, 3.3V, ISR™ High-Performance CPLDs
Features
• In-System Reprogrammable™ (ISR™) CMOS CPLDs
— JTAG interface for reconfigurability
— Design changes do not cause pinout changes
— Design changes do not cause timing changes
• High density
— 32 to 512 macrocells
— 32 to 264 I/O pins
— Five dedicated inputs including four clock pins
• Simple timing model
— No fanout delays
— No expander delays
— No dedicated vs. I/O pin delays
— No additional delay through PIM
— No penalty for using full 16 product terms
— No delay for steering or sharing product terms
3.3V and 5V versions
PCI-compatible
[1]
Programmable bus-hold capabilities on all I/Os
Intelligent product term allocator provides:
— 0 to 16 product terms to any macrocell
— Product term steering on an individual basis
— Product term sharing among local macrocells
• Flexible clocking
— Four synchronous clocks per device
— Product term clocking
— Clock polarity control per logic block
• Consistent package/pinout offering across all densities
— Simplifies design migration
— Same pinout for 3.3V and 5.0V devices
• Packages
— 44 to 400 leads in PLCC, CLCC, PQFP, TQFP, CQFP,
BGA, and Fine-Pitch BGA packages
General Description
The Ultra37000™ family of CMOS CPLDs provides a range of
high-density programmable logic solutions with unparalleled
system performance. The Ultra37000 family is designed to
bring the flexibility, ease of use, and performance of the 22V10
to high-density CPLDs. The architecture is based on a number
of logic blocks that are connected by a Programmable Inter-
connect Matrix (PIM). Each logic block features its own
product term array, product term allocator, and 16 macrocells.
The PIM distributes signals from the logic block outputs and all
input pins to the logic block inputs.
All of the Ultra37000 devices are electrically erasable and In-
System Reprogrammable (ISR), which simplifies both design
and manufacturing flows, thereby reducing costs. The ISR
feature provides the ability to reconfigure the devices without
having design changes cause pinout or timing changes. The
Cypress ISR function is implemented through a JTAG-
compliant serial interface. Data is shifted in and out through
the TDI and TDO pins, respectively. Because of the superior
routability and simple timing model of the Ultra37000 devices,
ISR allows users to change existing logic designs while simul-
taneously fixing pinout assignments and maintaining system
performance.
The entire family features JTAG for ISR and boundary scan,
and is compatible with the PCI Local Bus specification,
meeting the electrical and timing requirements. The
Ultra37000 family features user programmable bus-hold
capabilities on all I/Os.
Ultra37000 5.0V Devices
The Ultra37000 devices operate with a 5V supply and can
support 5V or 3.3V I/O levels. V
CCO
connections provide the
capability of interfacing to either a 5V or 3.3V bus. By
connecting the V
CCO
pins to 5V the user insures 5V TTL levels
on the outputs. If V
CCO
is connected to 3.3V the output levels
meet 3.3V JEDEC standard CMOS levels and are 5V tolerant.
These devices require 5V ISR programming.
Ultra37000V 3.3V Devices
Devices operating with a 3.3V supply require 3.3V on all V
CCO
pins, reducing the device’s power consumption. These
devices support 3.3V JEDEC standard CMOS output levels,
and are 5V-tolerant. These devices allow 3.3V ISR
programming.
Note:
1. Due to the 5V-tolerant nature of 3.3V device I/Os, the I/Os are not clamped to V
CC
, PCI V
IH
= 2V.
Cypress Semiconductor Corporation
Document #: 38-03007 Rev. *C
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised July 7, 2003
还有什么办法屏幕所有消息?
每次进论坛,基本都能收到一堆消息,全部都是各种活动的,关键是我不参加活动,消息太扰人了。我按提示设置为:{ALL} 但是不管用,仍然收到各种消息。 请问,还有什么办法可以不收到这些消 ......
Phospherus 为我们提建议&公告
stm32做128点FFT的多长时间?
我想知道,如果用72M的stm32系列的单片机做128点做整数型FFT运算得需要多少时间啊?2毫秒能不能运算完毕...
spurray stm32/stm8
EddyLau:不明白为何人们总是热衷于移植最新板的Qt!
网友EddyLau最近基于mini2440+Qtopia-2.2.0制作了几个有趣的小程序(视频地址:http://www.youku.com/playlist_show/id_4019326.html) 并提出了自己的见解,如下: 小弟真的不明白为何人们总 ......
xyz.eeworld 嵌入式系统
STM32F469-Disco音频播放测试
本帖最后由 dcexpert 于 2015-11-5 00:22 编辑 今天从淘宝订购的USB-OTG线终于到了,可以做一下后面的测试了。虽然STM32F469-Disco开发板上有一个TF卡座,但是例程无法识别TF卡,2G、16G、32 ......
dcexpert stm32/stm8
如何向 SDRAM 写数据
向 sdram 写数据,要初始化 全局控制寄存器 片选空间寄存器x_1,x_2,x_3SDRAM控制寄存器1,2 ……………… 是不是,只要控制好这几个寄存器就可以了???? 比如: 读写的时序,就 ......
DMSLF DSP 与 ARM 处理器
存储器位数 计算题的一点疑问
计算机具有1MB的内存,按字节编址,地址寄存器至少需要二进制数__位 解答:1MB=1024*1024B=2^20,所以需要20位 我觉得题干中使用的是B,B=8b,而一位b才对应一个二进制数,因此我觉得应该 ......
gaoli.85 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2365  2221  19  2083  1759  48  45  1  42  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved