电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY37128VP84-66YXC

产品描述5V, 3.3V, ISRTM High-Performance CPLDs
文件大小1MB,共64页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY37128VP84-66YXC概述

5V, 3.3V, ISRTM High-Performance CPLDs

文档预览

下载PDF文档
Ultra37000 CPLD Family
5V, 3.3V, ISR™ High-Performance CPLDs
Features
• In-System Reprogrammable™ (ISR™) CMOS CPLDs
— JTAG interface for reconfigurability
— Design changes do not cause pinout changes
— Design changes do not cause timing changes
• High density
— 32 to 512 macrocells
— 32 to 264 I/O pins
— Five dedicated inputs including four clock pins
• Simple timing model
— No fanout delays
— No expander delays
— No dedicated vs. I/O pin delays
— No additional delay through PIM
— No penalty for using full 16 product terms
— No delay for steering or sharing product terms
• 3.3V and 5V versions
• PCI-compatible
[1]
• Programmable bus-hold capabilities on all I/Os
• Intelligent product term allocator provides:
— 0 to 16 product terms to any macrocell
— Product term steering on an individual basis
— Product term sharing among local macrocells
• Flexible clocking
— Four synchronous clocks per device
— Product term clocking
— Clock polarity control per logic block
• Consistent package/pinout offering across all densities
— Simplifies design migration
— Same pinout for 3.3V and 5.0V devices
• Packages
— 44 to 400 leads in PLCC, CLCC, PQFP, TQFP, CQFP,
BGA, and Fine-Pitch BGA packages
— Lead(Pb)-free packages available
Note:
1. Due to the 5V-tolerant nature of 3.3V device I/Os, the I/Os are not clamped to V
CC
, PCI V
IH
= 2V.
General Description
The Ultra37000™ family of CMOS CPLDs provides a range of
high-density programmable logic solutions with unparalleled
system performance. The Ultra37000 family is designed to
bring the flexibility, ease of use, and performance of the 22V10
to high-density CPLDs. The architecture is based on a number
of logic blocks that are connected by a Programmable Inter-
connect Matrix (PIM). Each logic block features its own
product term array, product term allocator, and 16 macrocells.
The PIM distributes signals from the logic block outputs and all
input pins to the logic block inputs.
All of the Ultra37000 devices are electrically erasable and
In-System Reprogrammable (ISR), which simplifies both
design and manufacturing flows, thereby reducing costs. The
ISR feature provides the ability to reconfigure the devices
without having design changes cause pinout or timing
changes. The Cypress ISR function is implemented through a
JTAG-compliant serial interface. Data is shifted in and out
through the TDI and TDO pins, respectively. Because of the
superior routability and simple timing model of the Ultra37000
devices, ISR allows users to change existing logic designs
while simultaneously fixing pinout assignments and
maintaining system performance.
The entire family features JTAG for ISR and boundary scan,
and is compatible with the PCI Local Bus specification,
meeting the electrical and timing requirements. The
Ultra37000 family features user programmable bus-hold
capabilities on all I/Os.
Ultra37000 5.0V Devices
The Ultra37000 devices operate with a 5V supply and can
support 5V or 3.3V I/O levels. V
CCO
connections provide the
capability of interfacing to either a 5V or 3.3V bus. By
connecting the V
CCO
pins to 5V the user insures 5V TTL levels
on the outputs. If V
CCO
is connected to 3.3V the output levels
meet 3.3V JEDEC standard CMOS levels and are 5V tolerant.
These devices require 5V ISR programming.
Ultra37000V 3.3V Devices
Devices operating with a 3.3V supply require 3.3V on all V
CCO
pins, reducing the device’s power consumption. These
devices support 3.3V JEDEC standard CMOS output levels,
and are 5V-tolerant. These devices allow 3.3V ISR
programming.
Cypress Semiconductor Corporation
Document #: 38-03007 Rev. *D
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised October 25, 2004
NXP LPC1768宝马开发板 第三十三章 宝马1768——TFT7电子相框
宝马1768——TFT7电子相框实验说明:本实验是通过读取板上SD卡里面的BMP图片文件,并依次显示在7寸屏上。 硬件说明:本实验主要涉及的硬件7寸彩屏,SD卡是插在开发板上。用的是一个LPC1768的SPI ......
旺宝电子 NXP MCU
请问IAR下怎么用M4的DSP库
请问IAR下怎么用M4的DSP库,好像只出了CCS的。...
flyicdsp 微控制器 MCU
求兼职
本人从事嵌入式开发工作多年,熟悉arm, linux,miniguid等。欲找一份嵌入式方面的兼职工作,意向为:嵌入式产品解决方案的制定,产品开发平台的搭建,底层驱动的开发,图形界面的方案,难点解决 ......
jim200503 嵌入式系统
【Nucleo+X-NUCLEO-IDB04A1】
使用NucleoL053是很爽的,因为提供的平台和资料很多了。但是IDB04A扩展板就不同了,真正应用的资料不多,除了硬啃代码,没有太好的方法。虽然ST.com 上提供的范例可以很容易地跑起来,但是如 ......
fyaocn stm32/stm8
求助
利尔达的JTAG的下载驱动,哪里下载呀!!...
cclinyes 微控制器 MCU
关于定时器触发AD转换的问题,怎么让定时器的引脚不输出啊?
我用的是stm32f107,是要用TIM1的1通道比较触发AD转换,但是我芯片外接的PHY也要使用TIM1的1通道所在引脚PA8所以,我只想让TIM触发AD转换,但是不让他使用引脚,怎么办啊,下面是我TIM的配置, ......
manhuami2007 stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2790  1377  2607  966  696  57  28  53  20  15 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved