电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY241V08ASC-04T

产品描述MPEG Clock Generator with VCXO
文件大小65KB,共6页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY241V08ASC-04T概述

MPEG Clock Generator with VCXO

文档预览

下载PDF文档
CY241V08A-01,04
CY241V8A-01
MPEG Clock Generator with VCXO
Features
• Integrated phase-locked loop (PLL)
• Low-jitter, high-accuracy outputs
• VCXO with analog adjust
• 3.3V operation
• Compatible with MK3727 (–1, –4)
• Application compatibility for a wide variety of designs
• Enables design compatibility
• Lower drive strength settings (CY241V08A–04)
Benefits
• Digital VCXO control
• Second source for existing designs
• Highest-performance PLL tailored for multimedia applica-
tions
• Meets critical timing requirements in complex system
designs
CY241V08A-01,-04 Logic Block Diagram
13.5 XIN
XOUT
OSC
Q
Φ
VCO
P
OUTPUT
DIVIDERS
27 MHz
VCXO
PLL
VDD VSS
Pin Configurations
CY241V08A-01,-04
8-pin SOIC
XIN
VDD
VCXO
VSS
1
2
3
4
8
7
6
5
XOUT
NC or VSS
NC or VDD
27 MHz
Part
Number
CY241V08A-01
CY241V08A-04
Outputs
1
1
Input Frequency Range
Output
Frequencies
VCXO Control
Curve
Other Features
Compatible with MK3727
Same as CY241V08A-01
except lower drive
strength settings
13.5-MHz pullable crystal input per 1 copy of 27 MHz linear
Cypress specification
13.5-MHz pullable crystal input per 1 copy of 27 MHz linear
Cypress specification
Cypress Semiconductor Corporation
Document #: 38-07656 Rev. *C
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised December 14, 2005

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 366  2658  408  321  901  49  41  33  9  59 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved