电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3PN125-2VQ100I

产品描述Field Programmable Gate Array, 3072 CLBs, 125000 Gates, CMOS, PQFP100
产品类别可编程逻辑器件    可编程逻辑   
文件大小6MB,共111页
制造商Microchip(微芯科技)
官网地址https://www.microchip.com
下载文档 详细参数 全文预览

A3PN125-2VQ100I在线购买

供应商 器件名称 价格 最低购买 库存  
A3PN125-2VQ100I - - 点击查看 点击购买

A3PN125-2VQ100I概述

Field Programmable Gate Array, 3072 CLBs, 125000 Gates, CMOS, PQFP100

A3PN125-2VQ100I规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Microchip(微芯科技)
包装说明14 X 14 MM, 1.20 MM HEIGHT, 0.50 MM PITCH, VQFP-100
Reach Compliance Codecompli

文档预览

下载PDF文档
Revision 12
DS0111
ProASIC3 nano Flash FPGAs
Features and Benefits
Wide Range of Features
• 10 k to 250 k System Gates
• Up to 36 kbits of True Dual-Port SRAM
• Up to 71 User I/Os
Advanced I/Os
• 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Bank-Selectable I/O Voltages—up to 4 Banks per Chip
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• I/O Registers on Input, Output, and Enable Paths
• Selectable Schmitt Trigger Inputs
• Hot-Swappable and Cold-Sparing I/Os
• Programmable Output Slew Rate
and Drive Strength
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC3 Family
• Up to Six CCC Blocks, One with an Integrated PLL
• Configurable Phase Shift, Multiply/Divide, Delay
Capabilities and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
High Performance
• 350 MHz System Performance
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock
®
Designed to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
Low Power
Low Power
nano Products
1.5 V Core Voltage for Low Power
Support for 1.5 V-Only Systems
Low-Impedance Flash Switches
ProASIC
®
3
Embedded Memory
• 1 kbit of FlashROM User Nonvolatile Memory
• SRAMs and FIFOs with Variable-Aspect-Ratio 4,608-Bit RAM
Blocks (×1, ×2, ×4, ×9, and ×18 organizations)
• True Dual-Port SRAM (except ×18 organization)
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
Enhanced Commercial Temperature Range
• T
j
= –20°C to +85°C
Table 1 • ProASIC3 nano Devices
ProASIC3 nano Devices
ProASIC3 nano-Z Devices
1
System Gates
Typical Equivalent Macrocells
VersaTiles (D-flip-flops)
RAM Kbits (1,024 bits)
2
4,608-Bit Blocks
2
A3PN010
10,000
86
260
1
A3PN015
1
A3PN020
15,000
128
384
1
4
3
49
QN68
20,000
172
520
1
4
3
49
52
QN68
30,000
256
768
1
6
2
77
83
QN48, QN68
VQ100
A3PN060
60,000
512
1,536
18
4
1
Yes
1
18
2
71
71
A3PN125
125,000
1,024
3,072
36
8
1
Yes
1
18
2
71
71
A3PN250
A3N250Z
1
250,000
2,048
6,144
36
8
1
Yes
1
18
4
68
68
A3PN030Z
1,2
A3PN060Z
1
A3PN125Z
1
FlashROM Kbits
Secure (AES) ISP
VersaNet Globals
I/O Banks
Maximum User I/Os (packaged device)
Maximum User I/Os (Known Good Die)
Package Pins
QFN
VQFP
2
2
4
2
34
34
QN48
Integrated PLL in CCCs
VQ100
VQ100
VQ100
Notes:
1. Not recommended for new designs. Few devices/packages are obsoleted. For more information on obsoleted devices/packages, refer
to the
PDN 1503 - IGLOO nano Z and ProASIC3 nano Z Families.
2. A3PN030Z and smaller devices do not support this feature.
3. For higher densities and support of additional features, refer to the
DS0097: ProASIC3 Family Flash FPGAs Datasheet
and
DS0098:
ProASIC3E Flash Family FPGAs Datasheet.
† A3PN030 and smaller devices do not support this feature.
September 2015
© 2015 Microsemi Corporation
I
求IAR V5.30版的安装软件
在网上找了半天没找到5.30版的,只有破解器,哪位大侠能提供一个V5.30版的安装软件啊...
lai430zhuce 微控制器 MCU
2440裸机中断和MMU的问题,请朋友们帮忙分析下,先谢过了
小弟在调2440裸机在SDRAM中运行的中断的问题,依据本人的理解,在SDRAM中要进入中断必须使能MMU,使内存地址0x30000000映射到0x0的位置,不知这样理解对不?按理说我去掉 MMU_SetMTT(0x0000000 ......
krg_07 嵌入式系统
【低功耗】基于FPGA的低功耗测试生成器的设计
基于FPGA的低功耗测试生成器的设计 75335...
常见泽1 FPGA/CPLD
TI好像有一个DCDC开关电源验证平台,DSP控制的,通过控制不同的NMOS实现升压或者降压
是一个参考设计,有人发过, 就是一个数字电源,有多个NMOS,用dsp控制不同的nmos实现不同的拓扑结构 现在搞忘了,不知道有没有人记得,谢谢了 ...
whuer TI技术论坛
一种蓝牙打印机的实现方案
引言作为一种短距离无线通信协议,蓝牙技术以其低成本、低功耗、高速率、方便灵活等特点在众多无线解决方案中脱颖而出。蓝牙10m的工作距离可以很好的满足大多数数字设备的应用场合,如办公室或 ......
feifei 无线连接
定时器问题!
定时器TIM4的使用问题 1.一个定时器有四个通道,如何分别配置四个通道使其工作在不同的状态,例如CH1 和CH2 工作在输入计数状态,CH3 工作在输出比较状态,CH4 工作在定时状态! 2.事件和中 ......
hh305 stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2525  14  2195  2892  1773  23  41  15  30  4 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved