电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3PE3000-2PQG208I

产品描述Field Programmable Gate Array, 75264 CLBs, 3000000 Gates, 350MHz, 75264-Cell, CMOS, PQFP208
产品类别可编程逻辑器件    可编程逻辑   
文件大小8MB,共160页
制造商Microchip(微芯科技)
官网地址https://www.microchip.com
标准
下载文档 详细参数 全文预览

A3PE3000-2PQG208I在线购买

供应商 器件名称 价格 最低购买 库存  
A3PE3000-2PQG208I - - 点击查看 点击购买

A3PE3000-2PQG208I概述

Field Programmable Gate Array, 75264 CLBs, 3000000 Gates, 350MHz, 75264-Cell, CMOS, PQFP208

A3PE3000-2PQG208I规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Microchip(微芯科技)
包装说明28 X 28 MM, 3.40 MM HEIGHT, 0.50 MM PITCH, GREEN, PLASTIC, QFP-208
Reach Compliance Codecompli

文档预览

下载PDF文档
Revision 15
ProASIC3E Flash Family FPGAs
with Optional Soft ARM Support
DS0098
Features and Benefits
High Capacity
• 600 k to 3 Million System Gates
• 108 to 504 kbits of True Dual-Port SRAM
• Up to 620 User I/Os
Pro (Professional) I/O
700 Mbps DDR, LVDS-Capable I/Os
1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
Bank-Selectable I/O Voltages—up to 8 Banks per Chip
Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X, and LVCMOS
2.5 V / 5.0 V Input
Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS
Voltage-Referenced I/O Standards: GTL+ 2.5 V / 3.3 V, GTL
2.5 V / 3.3 V, HSTL Class I and II, SSTL2 Class I and II, SSTL3
Class I and II
I/O Registers on Input, Output, and Enable Paths
Hot-Swappable and Cold Sparing I/Os
Programmable Output Slew Rate and Drive Strength
Programmable Input Delay
Schmitt Trigger Option on Single-Ended Inputs
Weak Pull-Up/-Down
IEEE 1149.1 (JTAG) Boundary Scan Test
Pin-Compatible Packages across the ProASIC
®
3E Family
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
On-Chip User Nonvolatile Memory
• 1 kbit of FlashROM with Synchronous Interfacing
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock
®
Designed to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
• Six CCC Blocks, Each with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities
and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
Low Power
• Core Voltage for Low Power
• Support for 1.5-V-Only Systems
• Low-Impedance Flash Switches
SRAMs and FIFOs
• Variable-Aspect-Ratio 4,608-Bit RAM Blocks (×1, ×2, ×4, ×9,
and ×18 organizations available)
• True Dual-Port SRAM (except ×18)
• 24 SRAM and FIFO Configurations with Synchronous Operation
up to 350 MHz
• M1 ProASIC3E Devices—Cortex-M1 Soft Processor Available
with or without Debug
High-Performance Routing Hierarchy
Segmented, Hierarchical Routing and Clock Structure
Ultra-Fast Local and Long-Line Network
Enhanced High-Speed, Very-Long-Line Network
High-Performance, Low-Skew Global Network
Architecture Supports Ultra-High Utilization
ARM
®
Processor Support in ProASIC3E FPGAs
Table 1-1 • ProASIC3E Product Family
ProASIC3E Devices
Cortex-M1 Devices
System Gates
VersaTiles (D-flip-flops)
RAM Kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Kbits
Secure (AES) ISP
CCCs with Integrated PLLs
2
VersaNet Globals
3
I/O Banks
Maximum User I/Os
Package Pins
PQFP
FBGA
1
A3PE600
600,000
13,824
108
24
1
Yes
6
18
8
270
PQ208
FG256, FG484
A3PE1500
M1A3PE1500
1,500,000
38,400
270
60
1
Yes
6
18
8
444
PQ208
FG484, FG676
A3PE3000
M1A3PE3000
3,000,000
75,264
504
112
1
Yes
6
18
8
620
PQ208
FG324
,
FG484, FG896
Notes:
1. Refer to the
Cortex-M1
product brief for more information.
2. The PQ208 package supports six CCCs and two PLLs.
3. Six chip (main) and three quadrant global networks are available.
4. For devices supporting lower densities, refer to the
ProASIC3 Flash Family FPGAs
datasheet.
June 2015
© 2015 Microsemi Corporation
I
I/O口
我刚学STM32,用IO口时把PA8-PA15设置成带上拉输入,8、9、10、12、13、15是正常的,空脚时电平在3.2左右,但11和14的电平很低,为什么?是因为这两个管脚有什么特殊功能吗?望路过的大侠教我, ......
scuba stm32/stm8
MSP430芯片抗静电干扰处理的一个办法
冬天静电非常大,在一定范围内的静电放电,就会引起单片机的复位,刚开始一直找不到那个地方引起的。后来认真分析发现是单片机rst引脚引入的电平转换,这样就产生了系统复位。后来发现msp430的 ......
zengbo84 微控制器 MCU
让大家看看几款奇特的手表,
44588这款电子表采用日式设计。表盘有四列从0至9的数字组成,前两列表示小时,后两列表示分钟。当您按动右侧按钮,表示当前时间的数字会被蓝色LED灯点亮。您也可以通过设置,让时间定时显示,比 ......
xyh_521 创意市集
祝福下坛子里备赛的MM~~~~
今天看到4天3夜的那个帖子,看到坛子里有不少备赛的MM: https://bbs.eeworld.com.cn/viewthread.php?tid=299297&extra=&page=1 与男娃相比,女孩子的身体更加娇弱一些,所以在这里祝福下 ......
soso 电子竞赛
TMS320C6678 ZYNQ 双核ARM通信案例开发手册之matrix_multiply案例
目 录 2 matrix_multiply案例 2.1 案例功能 2.2 操作说明 2.3 关键代码 2.3.1 linux_demo代码说明 2.3.2 freertos_demo代码说明 2.3.3 baremetal_demo代码说明 3 内存 ......
别打牛牛 DSP 与 ARM 处理器
dcexpert带你玩 Newbit (已评奖)
291370 newbit是BBC micro:bit的第一个正式中国版,它完全兼容BBC micro:bit,但并不是micro:bit的克隆版,而是作出一些改进,更加具有中国特色,适合国内的使用。 291409 291410 在功能 ......
eric_wang MicroPython开源版块

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1903  580  592  2349  1900  13  47  11  46  57 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved