电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3P1000L-1FG144I

产品描述Field Programmable Gate Array, 24576 CLBs, 1000000 Gates, 350MHz, 24576-Cell, CMOS, PBGA144
产品类别可编程逻辑器件    可编程逻辑   
文件大小12MB,共237页
制造商Microchip(微芯科技)
官网地址https://www.microchip.com
下载文档 详细参数 全文预览

A3P1000L-1FG144I在线购买

供应商 器件名称 价格 最低购买 库存  
A3P1000L-1FG144I - - 点击查看 点击购买

A3P1000L-1FG144I概述

Field Programmable Gate Array, 24576 CLBs, 1000000 Gates, 350MHz, 24576-Cell, CMOS, PBGA144

A3P1000L-1FG144I规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Microchip(微芯科技)
包装说明13 X 13 MM, 1.45 MM HEIGHT, 1 MM PITCH, FBGA-144
Reach Compliance Codecompli

文档预览

下载PDF文档
Revision 14
ProASIC3L Low Power Flash FPGAs
with Flash*Freeze Technology
DS0100
Features and Benefits
Low Power
• Dramatic Reduction in Dynamic and Static Power Savings
• 1.2 V to 1.5 V Core and I/O Voltage Support for Low Power
• Low Power Consumption in Flash*Freeze Mode Allows for
Instantaneous Entry to / Exit from Low-Power Flash*Freeze
Mode
• Supports Single-Voltage System Operation
• Low-Impedance Switches
• Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V / 1.2 V, 3.3 V PCI / 3.3 V PCI-X, and
LVCMOS 2.5 V / 5.0 V Input
• Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS
• Voltage-Referenced I/O Standards: GTL+ 2.5 V / 3.3 V, GTL
2.5 V / 3.3 V, HSTL Class I and II, SSTL2 Class I and II, SSTL3
Class I and II (A3PE3000L only)
• Wide Range Power Supply Voltage Support per JESD8-B,
Allowing I/Os to Operate from 2.7 V to 3.6 V
• Wide Range Power Supply Voltage Support per JESD8-12,
Allowing I/Os to Operate from 1.14 V to 1.575 V
• I/O Registers on Input, Output, and Enable Paths
• Hot-Swappable and Cold-Sparing I/Os Programmable Output
Slew Rate and Drive Strength
• Programmable Input Delay (A3PE3000L only)
• Schmitt Trigger Option on Single-Ended Inputs (A3PE3000L)
• Weak Pull-Up/-Down
• IEEE 1149.1 (JTAG) Boundary Scan Test
• Pin-Compatible Packages across the ProASIC
®
3L Family
(except PQ208)
High Capacity
• 250,000 to 3,000,000 System Gates
• Up to 504 kbits of True Dual-Port SRAM
• Up to 620 User I/Os
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
High Performance
• 350 MHz (1.5 V systems) and 250 MHz (1.2 V systems) System
Performance
• 3.3 V, 66 MHz, 66-Bit PCI (1.5 V systems) and 66 MHz, 32-Bit
PCI (1.2 V systems)
Clock Conditioning Circuit (CCC) and PLL
• Six CCC Blocks, One with Integrated PLL (ProASIC3L) and All
with Integrated PLL (ProASIC3EL)
• Configurable Phase Shift, Multiply/Divide, Delay Capabilities,
and External Feedback
• Wide Input Frequency Range 1.5 MHz to 250 MHz (1.2 V
systems) and 350 MHz (1.5 V systems))
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock
®
to Secure FPGA Contents
SRAMs and FIFOs
• Variable-Aspect-Ratio 4,608-Bit RAM Blocks (×1, ×2, ×4, ×9,
and ×18 organizations available)
• True Dual-Port SRAM (except ×18)
• 24 SRAM and FIFO Configurations with Synchronous
Operation:
– 250 MHz: For 1.2 V systems
– 350 MHz: For 1.5 V systems
• ARM Cortex™-M1 Soft Processor Available with or without
Debug
High-Performance Routing Hierarchy
• Segmented, Hierarchical Routing and Clock Structure
• High-Performance, Low-Skew Global Network
• Architecture Supports Ultra-High Utilization
Advanced and Pro (Professional) I/Os
• 700 Mbps DDR, LVDS-Capable I/Os
• 1.2 V, 1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
• Bank-Selectable I/O Voltages—up to 8 Banks per Chip
ARM
®
Processor Support in ProASIC3L FPGAs
Table 1 • ProASIC3 Low-Power Product Family
ProASIC3L Devices
A3P250L
A3P600L
M1A3P600L
A3P1000L
M1A3P1000L
A3PE3000L
M1A3PE3000L
ARM Cortex-M1
Devices
1
System Gates
VersaTiles (D-flip-flops)
RAM Kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Kbits
Secure (AES) ISP
2
Integrated PLL in CCCs
3
VersaNet Globals
I/O Banks
Maximum User I/Os
250,000
6,144
36
8
1
Yes
1
18
4
157
600,000
13,824
108
24
1
Yes
1
18
4
235
1,000,000
24,576
144
32
1
Yes
1
18
4
300
3,000,000
75,264
504
112
1
Yes
6
18
8
620
Notes:
1. Refer to the
Cortex-M1
product brief for more information.
2. AES is not available for ARM Cortex-M1 ProASIC3L devices.
3. For the A3PE3000L, the PQ208 package has six CCCs and two PLLs.
June 2015
© 2015 Microsemi Corporation
I
验证电路板的连接
我想验证电路板的连接,  如果我向数据总线ED16写个高电平,怎么才能在CCS中查看到确实写入了一个高电平呢? ...
zj_luckybird 模拟与混合信号
新手求问关于一个28335程序的问题
题目是:利用IO口实现增量式光电编码器的正反转计数,并计算转速,利用PID算法,调整PEM的占空比调整电机的速度,先利用串口命令给电机解锁。 用串口命令给电机解锁和调占空比这里明白,正反 ......
Elpsycongroo DSP 与 ARM 处理器
ART-Pi评测 导轨压力测试上位机展示
根据此前的计划,ART-Pi需要配合上位机做一些测量的采集和转化,现展示下已经做过测试Beta版本上位机,使用QT设计,无花哨的界面,实用为主。 1、首先是串口设备处的主界面,其实也就一个 ......
BinWin 实时操作系统RTOS
没有情人的情人节,来说说单身的好吧!
俺是单身,情人节的时候似乎更有感触,为了让自己的心情不落单,来说说单身的好处吧! 1、不用为了谈恋爱而耗费自己的大把时光,这个时光可以用来肆意挥霍,因为30岁以后就没得挥霍了 2、不 ......
fish001 聊聊、笑笑、闹闹
新人求助~~~TTL反相器输入高电平时,为什么T2管饱和,T4管深度饱和呢?
如图,这个反相器输入高电平时,书上和老师给的结论都是T2饱和,T4深度饱和。可是却没有给判断依据,我自己怎么也找不到判断方法。求前辈们鼎力相助,看看是怎么判断的。PS:手算判断。 ...
lllxxq141592654 模拟电子
12864 写命令或写数据后,有个延时,起什么作用,求解释
例如: LCD12864WriteCom(CLEAR_SCREEN);//清屏 DelayMs(5); 中的延时5秒有什么作用?...
王一天 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1428  2530  766  1546  2091  38  25  23  48  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved