电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1529AV18-250BZXC

产品描述72-Mbit DDR-II SIO SRAM 2-Word Burst Architecture
文件大小1MB,共28页
制造商Cypress(赛普拉斯)
下载文档 全文预览

CY7C1529AV18-250BZXC概述

72-Mbit DDR-II SIO SRAM 2-Word Burst Architecture

文档预览

下载PDF文档
PRELIMINARY
CY7C1522AV18
CY7C1529AV18
CY7C1523AV18
CY7C1524AV18
72-Mbit DDR-II SIO SRAM 2-Word
Burst Architecture
Features
• 72-Mbit density (8M x 8, 8M x 9, 4M x 18, 2M x 36)
• 300-MHz clock for high bandwidth
• 2-Word burst for reducing address bus frequency
• Double Data Rate (DDR) interfaces
(data transferred at 600 MHz) @ 300 MHz
• Two input clocks (K and K) for precise DDR timing
— SRAM uses rising edges only
• Two input clocks for output data (C and C) to minimize
clock-skew and flight-time mismatches
• Echo clocks (CQ and CQ) simplify data capture in
high-speed systems
• Synchronous internally self-timed writes
• DDR-II operates with 1.5 cycle read latency when DLL
is enabled
• Operates like a DDR I device with 1 cycle read latency
in DLL off mode
• 1.8V core power supply with HSTL inputs and outputs
• Variable drive HSTL output buffers
• Expanded HSTL output voltage (1.4V–V
DD
)
• Available in 165-ball FBGA package (15 x 17 x 1.4 mm)
• Offered in lead-free and non lead-free packages
• JTAG 1149.1 compatible test access port
• Delay Lock Loop (DLL) for accurate data placement
Functional Description
The CY7C1522AV18, CY7C1529AV18, CY7C1523AV18 and
CY7C1524AV18 are 1.8V Synchronous Pipelined SRAMs
equipped with DDR-II SIO (Double Data Rate Separate I/O)
architecture. The DDR-II SIO consists of two separate ports to
access the memory array. The Read port has dedicated Data
outputs and the Write port has dedicated Data inputs to
completely eliminate the need to “turn around’ the data bus
required with common I/O devices. Access to each port is
accomplished using a common address bus. Addresses for
Read and Write are latched on alternate rising edges of the
input (K) clock. Write data is registered on the rising edges of
both K and K. Read data is driven on the rising edges of C and
C if provided, or on the rising edge of K and K if C/C are not
provided. Each address location is associated with two 8-bit
words in the case of CY7C1522AV18, two 9-bit words in the
case of CY7C1529AV18, two 18-bit words in the case of
CY7C1523AV18, and two 36-bit words in the case of
CY7C1524AV18, that burst sequentially into or out of the
device.
Asynchronous inputs include output impedance matching
input (ZQ). Synchronous data outputs are tightly matched to
the two output echo clocks CQ/CQ, eliminating the need for
separately capturing data from each individual DDR-II SIO
SRAM in the system design. Output data clocks (C/C) enable
maximum system clocking and data synchronization flexibility.
All synchronous inputs pass through input registers controlled
by the K or K input clocks. All data outputs pass through output
registers controlled by the C or C (or K or K in a single clock
domain) input clocks. Writes are conducted with on-chip
synchronous self-timed write circuitry.
Configuration
CY7C1522AV18 – 8M x 8
CY7C1529AV18 – 8M x 9
CY7C1523AV18 – 4M x 18
CY7C1524AV18 – 2M x 36
Cypress Semiconductor Corporation
Document #: 001-06981 Rev. *B
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised September 20, 2006
[+] Feedback
请问WinCE文件系统dirty bit的信息和资料
请问哪位知道关于WinCE文件系统dirty bit的信息和资料? 任何资料都可以. 谢谢!...
zhangping0525 嵌入式系统
ucos 编译的错误
uCOS-II\Source\OS_CORE.C(68): warning: #177-D: function "OS_InitTaskStat" was declared but never referenced 请大侠解决啊 MDK编的...
魔尊123 实时操作系统RTOS
关于485接口处的常见问题
谁能告诉我485接口两根信号线上的上拉和下拉电阻起什么作用?多谢了!...
linda 模拟电子
各位大神,麻烦帮我看下我这个程序为何读写失败
//24C04读写程序 #include #define CPU_F ((double)2000000) #define delay_us(x) __delay_cycles((long)(CPU_F*(double)x/1000000.0)) #define delay_ms(x) __delay_cycles((long)(CPU ......
奔跑滴流年 微控制器 MCU
为什么evc编译出的程序能在开发板上运行,vs2005编译出的却不能?
同样的hello wince程序,我的开发板是armv4i的,用evc选择cpu为armv4i编译出来能在开发板上运行,用vs2005选择windows mobile 5.0 pocket pc sdk(armv4i)编译出来却无法运行?...
leo2222 嵌入式系统
探头使用中注意的一些问题 你注意了吗?
我们很多测量的时候都使用无源探头,而这个看似很简单的部件常常被大家忽略,要很好地测量,探头还是很有讲究的。下面几点是示波器使用中需要注意的问题: 首先是带宽,这个通常会在探头上写明 ......
cscl 测试/测量

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 768  2492  2195  2385  1381  16  51  45  49  28 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved