电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A2F500M3G-CSG288YI

产品描述Field Programmable Gate Array, 11520 CLBs, 500000 Gates, 80MHz, 11520-Cell, CMOS, PBGA288
产品类别可编程逻辑器件    可编程逻辑   
文件大小11MB,共197页
制造商Microchip(微芯科技)
官网地址https://www.microchip.com
标准
下载文档 详细参数 全文预览

A2F500M3G-CSG288YI概述

Field Programmable Gate Array, 11520 CLBs, 500000 Gates, 80MHz, 11520-Cell, CMOS, PBGA288

A2F500M3G-CSG288YI规格参数

参数名称属性值
是否Rohs认证符合
Objectid4016567503
包装说明11 X 11 MM, 1.05 MM HEIGHT, 0.50 MM PITCH, GREEN, BGA-288
Reach Compliance Codecompliant
YTEOL7
最大时钟频率80 MHz
JESD-30 代码S-PBGA-B288
JESD-609代码e1
长度11 mm
湿度敏感等级3
可配置逻辑块数量11520
等效关口数量500000
输入次数78
逻辑单元数量11520
输出次数78
端子数量288
最高工作温度100 °C
最低工作温度-40 °C
组织11520 CLBS, 500000 GATES
封装主体材料PLASTIC/EPOXY
封装代码TFBGA
封装等效代码BGA288,21X21,20
封装形状SQUARE
封装形式GRID ARRAY, THIN PROFILE, FINE PITCH
电源1.5,1.8,2.5,3.3 V
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度1.05 mm
最大供电电压1.575 V
最小供电电压1.425 V
标称供电电压1.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距0.5 mm
端子位置BOTTOM
宽度11 mm

文档预览

下载PDF文档
Revision 13
SmartFusion Customizable System-on-Chip (cSoC)
Microcontroller Subsystem (MSS)
Hard 100 MHz 32-bit ARM
®
Cortex
®
-M3 Processor
– 1.25 DMIPS/MHz Throughput from Zero Wait State
Memory
– Memory Protection Unit (MPU)
– Single Cycle Multiplication, Hardware Divide
– JTAG Debug (4 wires), Serial Wire Debug (SWD, 2
wires), and Single Wire Viewer (SWV) Interfaces
Internal Memory
– Embedded Nonvolatile Flash Memory (eNVM), 128
Kbytes to 512 Kbytes
– Embedded High-Speed SRAM (eSRAM), 16 Kbytes
to 64 Kbytes, Implemented in 2 Physical Blocks to
Enable Simultaneous Access from 2 Different
Masters
Multi-Layer AHB Communications Matrix
– Provides up to 16 Gbps of On-Chip Memory
Bandwidth,
1
Allowing Multi-Master Schemes
10/100 Ethernet MAC with RMII Interface
2
Programmable External Memory Controller, Which
Supports:
– Asynchronous Memories
– NOR Flash, SRAM, PSRAM
– Synchronous SRAMs
Two I
2
C Peripherals
Two 16550 Compatible UARTs
Two SPI Peripherals
Two 32-bit Timers
32-bit Watchdog Timer
8-channel DMA Controller to Offload the Cortex-M3 from
Data Transactions
Clock Sources
– 32 KHz to 20 MHz Main Oscillator
– Battery-Backed 32 KHz Low Power Oscillator with
Real-Time Counter (RTC)
– 100 MHz Embedded RC Oscillator; 1% Accurate
– Embedded Analog PLL with 4 Output Phases (0, 90,
180, 270)
Based on proven ProASIC
®
3 FPGA Fabric
Low Power, Firm-Error Immune 130-nm, 7-Layer Metal,
Flash-Based CMOS Process
Nonvolatile, Instant On, Retains Program When
Powered Off
350 MHz System Performance
Embedded SRAMs and FIFOs
– Variable Aspect Ratio 4,608-Bit SRAM Blocks
– x1, x2, x4, x9, and x18 Organizations
– True Dual-Port SRAM (excluding x18)
– Programmable Embedded FIFO Control Logic
Secure ISP with 128-bit AES via JTAG
FlashLock
®
to Secure FPGA Contents
Five Clock Conditioning Circuits (CCCs) with up to 2
Integrated Analog PLLs
– Phase Shift, Multiply/Divide, and Delay Capabilities
– Frequency: Input 1.5–350 MHz, Output 0.75 to
350 MHz
Programmable Analog
Analog Front-End (AFE)
Up to Three 12-Bit SAR ADCs
– 500 Ksps in 12-Bit Mode
– 550 Ksps in 10-Bit Mode
– 600 Ksps in 8-Bit Mode
Internal 2.56 V Reference or Optional External
Reference
One First-Order

DAC (sigma-delta) per ADC
– 8-Bit, 16-Bit, or 24-Bit 500 Ksps Update Rate
Up to 5 High-Performance Analog Signal Conditioning
Blocks (SCB) per Device, Each Including:
– Two High-Voltage Bipolar Voltage Monitors (with 4
input ranges from ±2.5 V to –11.5/+14 V) with 1%
Accuracy
– High Gain Current Monitor, Differential Gain = 50, up
to 14 V Common Mode
– Temperature Monitor (Resolution = ¼°C in 12-Bit
Mode; Accurate from –55°C to 150°C)
Up to Ten High-Speed Voltage Comparators
(t
pd
= 15 ns)
Analog Compute Engine (ACE)
High-Performance FPGA
Offloads Cortex-M3–Based MSS from Analog
Initialization and Processing of ADC, DAC, and SCBs
Sample Sequence Engine for ADC and DAC Parameter
Set-Up
Post-Processing Engine for Functions such as Low-
Pass Filtering and Linear Transformation
Easily Configured via GUI in Libero
®
System-on-Chip
(SoC) Software
FPGA I/Os
– LVDS, PCI, PCI-X, up to 24 mA IOH/IOL
– Up to 350 MHz
MSS I/Os
– Schmitt Trigger, up to 6 mA IOH, 8 mA IOL
– Up to 180 MHz
Single 3.3 V Power Supply with On-Chip 1.5 V Regulator
External 1.5 V Is Allowed by Bypassing Regulator
(digital VCC = 1.5 V for FPGA and MSS, analog VCC =
3.3 V and 1.5 V)
I/Os and Operating Voltage
1 Theoretical maximum
2 A2F200 and larger devices
March 2015
© 2015 Microsemi Corporation
I
出CC2650 launchpad和msp432 launchpad
原来的帖子不知道为啥就沉了,重新发一遍,毕业了出一波开发板1. CC2650 launchpad,150元包邮,几乎全新 406142 2. msp432 luanchpad,很久之前了,黑色版本的,50包邮 406143 需要的请回 ......
flashtt 淘e淘
晶体谐振器串并联谐振频率分析
E:\学习文件\some_data_from_forum\晶体谐振器串并联谐振频率分析...
zhsj 模拟电子
如何上传程序代码?
因为DISCUZ本身就是代码,所以咱们单片机等程序代码有时会与DISCUZ产生冲突,难免出现问题。 想想也是,办公室的同事,一个名字对应两个同事,脑袋里还经常混淆呢,就别说严格的电脑了。闲话 ......
soso 为我们提建议&公告
偶的程序出了點問題,不知道怎么回事(單片機的C)
51單片機寫9850控制字的子程序如下: void dds9850_w(void) { extern num_input; uint ret,i,tw; uchar xdata *addr = DDS1_FRQ4; ret = 0; i = 0; while( ......
wangjie 嵌入式系统
ZIGBEE组网中协调器断电再上电该怎么处理?
我刚接触zigbee没多久,现在在考虑使用zigbee组建一个网络,协调器通过串口将数据传给控制中心。问题是如果协调器意外断电了,而其他节点正常工作,协调器再次从新上电了他会加不进原来的 ......
zyhhao123 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1842  596  1968  2872  585  38  12  40  58  49 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved