电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS61DDP2B21M18C2-400M3

产品描述DDR SRAM, 1MX18, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.40 MM HEIGHT, LFBGA-165
产品类别存储    存储   
文件大小882KB,共32页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
下载文档 详细参数 全文预览

IS61DDP2B21M18C2-400M3概述

DDR SRAM, 1MX18, 0.45ns, CMOS, PBGA165, 15 X 17 MM, 1.40 MM HEIGHT, LFBGA-165

IS61DDP2B21M18C2-400M3规格参数

参数名称属性值
Objectid8087744161
包装说明LBGA,
Reach Compliance Codeunknown
Country Of OriginMainland China, Taiwan
ECCN代码3A991.B.2.A
YTEOL6.7
最长访问时间0.45 ns
JESD-30 代码R-PBGA-B165
长度17 mm
内存密度18874368 bit
内存集成电路类型DDR SRAM
内存宽度18
功能数量1
端子数量165
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织1MX18
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
座面最大高度1.4 mm
最大供电电压 (Vsup)1.89 V
最小供电电压 (Vsup)1.71 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子形式BALL
端子节距1 mm
端子位置BOTTOM
宽度15 mm

文档预览

下载PDF文档
IS61DDP2B21M18C/C1/C2
IS61DDP2B251236C/C1/C2
1Mx18, 512Kx36
18Mb DDR-IIP (Burst 2) CIO SYNCHRONOUS SRAM
(2.0 Cycle Read Latency)
FEATURES
512Kx36 and 1Mx18 configuration available.
On-chip Delay-Locked Loop (DLL) for wide data valid
window.
Common I/O read and write ports.
Synchronous pipeline read with self-timed late write
operation.
Double Data Rate (DDR) interface for read and write
input ports.
2.0 cycle read latency.
Fixed 2-bit burst for read and write operations.
Clock stop support.
Two input clocks (K and K#) for address and control
registering at rising edges only.
Two echo clocks (CQ and CQ#) that are delivered
simultaneously with data.
+1.8V core power supply and 1.5, 1.8V VDDQ, used
with 0.75, 0.9V VREF.
HSTL input and output interface.
Registered addresses, write and read controls, byte
writes, data in, and data outputs.
Full data coherency.
Boundary scan using limited set of JTAG 1149.1
functions.
Byte write capability.
Fine ball grid array (FBGA) package:
13mmx15mm and 15mmx17mm body size
165-ball (11 x 15) array
Programmable impedance output drivers via 5x user-
supplied precision resistor.
Data Valid Pin (QVLD).
ODT (On Die Termination) feature is supported
optionally on data input, K/K#, and BW
x
#.
The end of top mark (C/C1/C2) is to define options.
IS61DDP2B251236C : Don’t care ODT function
and pin connection
IS61DDP2B251236C1: Option1
IS61DDP2B251236C2: Option2
Refer to more detail description at page 6 for each
ODT option.
APRIL 2016
DESCRIPTION
The 18Mb IS61DDP2B251236C/C1/C2 and IS61DDP2B21M18C/C1/C2
are synchronous, high-performance CMOS static random access
memory (SRAM) devices.
These SRAMs have a common I/O bus. The rising edge of K clock
initiates the read/write operation, and all internal operations are self-
timed. Refer to the
Timing Reference Diagram for Truth Table
for a
description of the basic operations of these DDR-IIP (Burst of 2) CIO
SRAMs.
Read and write addresses are registered on alternating rising
edge of the K clock. Reads and writes are performed in double
data rate.
The following are registered internally on the rising edge of the
K clock:
Read/write address
Read enable
Write enable
Byte writes
Data-in for first burst address
Data-Out for first burst address
The following are registered on the rising edge of the K# clock:
Byte writes
Data-in for second burst address
Data-Out for second burst address
Byte writes can change with the corresponding data-in to
enable or disable writes on a per-byte basis. An internal write
buffer enables the data-ins to be registered one cycle after the
write address. The first data-in burst is clocked one cycle later
than the write command signal, and the second burst is timed
to the following rising edge of the K# clock.
During the burst read operation, the data-outs from the first
bursts are updated from output registers of the third rising
edge of the K clock (starting two clock cycles later after read
command). The data-outs from the second burst are updated
with the third rising edge of the K# clock where read command
receives at the first rising edge of K.
The device is operated with a single +1.8V power supply and
is compatible with HSTL I/O interfaces.
Copyright © 2016 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to
obtain the latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can
reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such
applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. A
04/18/2016
1
那位能给个用gprs moderm发送彩信的例子。c++写的,感激不尽
那位能给个用gprs moderm发送彩信的例子。c++写的,感激不尽 包括连接网络,发送彩信。 如能解决,送1000分表表心意。...
bingfo 嵌入式系统
还是ADC的问题
我用电位器通过电阻分压方式得到一个电压连接到模拟量输入端口,发现调节电位器的时候电压不是均匀连续变化的,而是0》》0.1》》0.2》》0.3》》2.8》》2.9》3.1,也就是电压从低一下变到高 ......
greatdoor stm32/stm8
分享一波物联网方面的DIY参考设计
刚看到咱们论坛有网友分享了一份物联网设计,管管也来凑热闹分享一波,给大家提供提供思路,欢迎大家来参加咱们和得捷电子合作的赋能物联网创意设计大赛呀~~ 活动入口:赋能物联网&mdash ......
okhxyyo 无线连接
能用release版的NK 调试 debug版的驱动么?
我可以把debug的驱动考到release目录下,然后makeimg,release版本设置成enable kernel debugger, enable kitl 可以调试debug驱动么? 怎么我这么做了可以断点,但变量值总是不对呢, 要是 ......
djf876 嵌入式系统
求问一个关于MSP430 ADC12采样率的问题
本帖最后由 Ben讨厌苦咖啡 于 2015-4-20 09:43 编辑 关于ADC12采样率我一直都挺疑惑的。。。。。。今天希望有大神来帮我解答下 我看书上介绍说 MSP430是可以设置采样时间的 通过ADC12 ......
Ben讨厌苦咖啡 微控制器 MCU
传感器推荐
问题描述:地球仪可以360度旋转,在地球仪上安装一个或者多个传感器,可以满足如下条件:不管地球仪怎么旋转(包括2种情况:底座固定,地球仪旋转;地球仪协同底座一起动),通过传感器的值可以 ......
leichris0429 综合技术交流

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2879  2576  2263  942  1804  58  52  46  19  37 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved