电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

PHT2010H8251DGTE

产品描述Fixed Resistor, Thin Film, 0.2W, 8250ohm, 300V, 0.5% +/-Tol, 55ppm/Cel, Surface Mount, 2010, CHIP
产品类别无源元件    电阻器   
文件大小117KB,共6页
制造商Vishay(威世)
官网地址http://www.vishay.com
标准
下载文档 详细参数 全文预览

PHT2010H8251DGTE概述

Fixed Resistor, Thin Film, 0.2W, 8250ohm, 300V, 0.5% +/-Tol, 55ppm/Cel, Surface Mount, 2010, CHIP

PHT2010H8251DGTE规格参数

参数名称属性值
是否Rohs认证符合
Objectid145011337697
包装说明CHIP
Reach Compliance Codeunknown
ECCN代码EAR99
YTEOL7.3
其他特性ANTI-SULFUR
构造Rectangular
JESD-609代码e4
安装特点SURFACE MOUNT
端子数量2
最高工作温度230 °C
最低工作温度-55 °C
封装高度0.4 mm
封装长度5.08 mm
封装形式SMT
封装宽度2.54 mm
包装方法TR, PLASTIC
额定功率耗散 (P)0.2 W
额定温度215 °C
电阻8250 Ω
电阻器类型FIXED RESISTOR
尺寸代码2010
表面贴装YES
技术THIN FILM
温度系数55 ppm/°C
端子面层Gold (Au) - with Nickel (Ni) barrier
端子形状WRAPAROUND
容差0.5%
工作电压300 V

文档预览

下载PDF文档
PHT
www.vishay.com
Vishay Sfernice
High Stability - High Temperature (230 °C)
Thin Film Wraparound Chip Resistors, Sulfur Resistant
FEATURES
• Operating temperature range:
-55 °C; +215 °C
• Storage temperature: -55 °C; +230 °C
• Gold terminations (< 1 μm thick)
• 5 sizes available (0402, 0603, 0805, 1206,
2010); other sizes upon request
• Temperature coefficient down to 15 ppm
(-55 °C; +215 °C)
• Tolerance down to 0.05 %
• Load life stability: 0.35 % max. after 2000 h at 220 °C
(ambient) at Pn
• Shelf life stability: 0.7 % typ. (1 % max.) after 15 000 h at
230 °C
• SMD wraparound
• TCR remains constant after long term storage at 230 °C
(15 000 h)
• Sulfur resistant (per ASTM B809-95 humid vapor test)
• Material categorization: for definitions of compliance
please see
www.vishay.com/doc?99912
DESIGN SUPPORT TOOLS
Models
Available
click logo to get started
INTRODUCTION
For applications such as down hole applications, the need
for parts able to withstand very severe conditions
(temperature as high as 215 °C powered or up to 230 °C
un-powered) has leaded Vishay Sfernice to push out the
limit of the thin film technology.
Designers might read the application note: Power
Dissipation Considerations in High Precision Vishay
Sfernice Thin Film Chip Resistors and Arrays
(P, PRA etc…) (High Temperature Application)
www.vishay.com/doc?53047
in conjunction with this
datasheet to help them to properly design their PCBs and
get the best performances of the PHT.
Vishay Sfernice R&D engineers will be willing to support any
customer design considerations.
STANDARD ELECTRICAL SPECIFICATIONS
MODEL
PHT0402
PHT0603
PHT0805
PHT1206
PHT2010
SIZE
0402
0603
0805
1206
2010
RESISTANCE
RANGE
10 to 130K
10 to 320K
10 to 720K
10 to 2.7M
10 to 7.5M
RATED POWER
(1)(2)
P
215 °C
W
0.0189
0.0375
0.06
0.1
0.2
(4)
LIMITING ELEMENT
VOLTAGE
V
50
75
150
200
300
TOLERANCE
(2)
±%
0.05, 0.1, 0.5, 1
0.05, 0.1, 0.5, 1
0.05, 0.1, 0.5, 1
0.05, 0.1, 0.5, 1
0.05, 0.1, 0.5, 1
TEMPERATURE
COEFFICIENT
(3)
± ppm/°C
10, 15, 25, 30, 50, 55
10, 15, 25, 30, 50, 55
10, 15, 25, 30, 50, 55
10, 15, 25, 30, 50, 55
10, 15, 25, 30, 50, 55
Notes
(1)
For power handling improvement, please refer to application note 53047: “Power Dissipation Considerations in High Precision Vishay
Sfernice Thin Film Chip Resistors and Arrays (High Temperature Applications)”
www.vishay.com/doc?53047
and consult Vishay Sfernice
(2)
See Table 2 on next page
(3)
See Table 1 on next page
(4)
It is possible to dissipate up to 0.3 W, but there will be an additional drift of 0.1 % after load life
CLIMATIC SPECIFICATIONS
Operating temperature range
Storage temperature range
-55 °C; +215 °C
-55 °C; +230 °C
MECHANICAL SPECIFICATIONS
Substrate
Resistive Element
Passivation
Protection
Terminations
Alumina
Nichrome (NiCr)
Silicon nitride (Si
3
N
4
)
Epoxy + silicone
Gold (< 1 μm) over nickel barrier
PERFORMANCE VS. HUMID SULFUR VAPOR
Test conditions
Test results
Revision: 03-Jan-2019
50 °C ± 2 °C, 85 % ± 4 % RH,
exposure time 500 h
Resistance drift < (0.05 %
R
+ 0.05
),
no corrosion products observed
Note
• For other terminations, please consult
Document Number: 53050
1
For technical questions, contact:
sferthinfilm@vishay.com
THIS DOCUMENT IS SUBJECT TO CHANGE WITHOUT NOTICE. THE PRODUCTS DESCRIBED HEREIN AND THIS DOCUMENT
ARE SUBJECT TO SPECIFIC DISCLAIMERS, SET FORTH AT
www.vishay.com/doc?91000
经典双核ARM裸机开发,SMP例程
用Cyclone V好久,一直不知道如何开发两个ARM核的SMP裸机程序,翻墙找了好久才找到一个例子,所以贴出来共享一下。 ...
zhuyue0414 FPGA/CPLD
弱弱问句:这里有做义隆单片机的吗?
小弟以前做的是合泰的单片机,现在换成义隆的了,EM78P5840,有熟悉的朋友,请指点再下一二,偶当铭记心头!十二份感谢!...
jxb01033016 单片机
有没有大神指导一下做MSP430F5529做万年历
有没有大神指导一下做MSP430F5529做万年历,时间有点紧,来个大神帮忙,重谢 ...
一懒众衫小 微控制器 MCU
FPGA控制12864液晶显示
本帖最后由 paulhyde 于 2014-9-15 03:59 编辑 FPGA控制12864液晶显示 ...
495277071 电子竞赛
捕捉外部信号上升沿,modelsim仿真总是红线
使用FPGA捕捉外部某个信号的上升沿和下降沿,使用modelsim仿真,结果总是如图所示。捕捉对象是fsmc_cs,pos_cs、neg_cs是使用图2方式采集的上升沿和下降沿, pos_fcs、 neg_fcs是使用图3方式采 ......
Maxwell_CZH FPGA/CPLD
头文件中DEFC( P1OUT , P1OUT_)代表什么意思?
#define P1IN_ (0x0020) /* Port 1 Input */ READ_ONLY DEFC( P1IN , P1IN_) #define P1OUT_ (0x0021) /* Port 1 Output */ DEFC( P1OUT , P1OUT_) #define P1DIR_ (0x0022) /* Port 1 Dire ......
lan0o0 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1386  43  1206  1779  2476  28  1  25  36  50 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved