电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SIT9121AI-2B3-33S220.000000

产品描述CRYSTAL OSCILLATOR, CLOCK, LVDS OUTPUT
产品类别无源元件    振荡器   
文件大小1MB,共13页
制造商SiTime
标准
下载文档 详细参数 全文预览

SIT9121AI-2B3-33S220.000000概述

CRYSTAL OSCILLATOR, CLOCK, LVDS OUTPUT

SIT9121AI-2B3-33S220.000000规格参数

参数名称属性值
是否Rohs认证符合
Objectid8246981294
包装说明SOLCC6,.1,43
Reach Compliance Codecompliant
Country Of OriginMalaysia, Taiwan, Thailand
YTEOL6.89
其他特性STANDBY; ENABLE/DISABLE FUNCTION; COMPLEMENTARY OUTPUT
最长下降时间0.7 ns
频率调整-机械NO
频率稳定性50%
安装特点SURFACE MOUNT
端子数量6
标称工作频率220 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVDS
输出负载100 OHM
封装主体材料PLASTIC/EPOXY
封装等效代码SOLCC6,.1,43
物理尺寸3.2mm x 2.5mm x 0.75mm
电源3.3 V
认证状态Not Qualified
最长上升时间0.7 ns
最大压摆率69 mA
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %

文档预览

下载PDF文档
SiT9121
1 MHz − 220 MHz High Performance Differential Oscillator
Features
Applications
Any frequency between 1 MHz and 220 MHz accurate
to 6 decimal places
LVPECL and LVDS output signaling types
0.6ps RMS phase jitter (random) over 12 kHz to 20 MHz
bandwidth
Frequency stability as low as ±10 ppm
Industrial and extended commercial temperature ranges
Industry-standard packages: 3.2 x 2.5, 5.0 x 3.2 and
7.0 x 5.0 mm x mm
For other frequencies, refer to
SiT9120
and
SiT9122
datasheets
10 GB Ethernet, SONET, SATA, SAS, Fibre Channel,
PCI-Express
Telecom, networking, instrumentation, storage, server
Electrical Characteristics
Table 1. Electrical Characteristics
Parameters
Supply Voltage
Symbol
Vdd
Min.
2.97
2.25
2.25
Output Frequency Range
Frequency Stability
f
F_stab
1
-10
-20
-25
-50
First Year Aging
10-year Aging
Operating Temperature Range
Input Voltage High
Input Voltage Low
Input Pull-up Impedance
F_aging1
F_aging10
T_use
VIH
VIL
Z_in
-2
-5
-40
-20
70%
2
Start-up Time
Resume Time
Duty Cycle
Current Consumption
OE Disable Supply Current
Output Disable Leakage Current
Standby Current
Maximum Output Current
Output High Voltage
Output Low Voltage
Output Differential Voltage Swing
Rise/Fall Time
OE Enable/Disable Time
RMS Period Jitter
T_start
T_resume
DC
Idd
I_OE
I_leak
I_std
I_driver
VOH
VOL
V_Swing
Tr, Tf
T_oe
T_jitt
45
Vdd-1.1
Vdd-1.9
1.2
RMS Phase Jitter (random)
T_phj
Typ.
3.3
2.5
100
6
6
61
1.6
300
1.2
1.2
1.2
0.6
Max.
3.63
2.75
3.63
220
+10
+20
+25
+50
+2
+5
+85
+70
30%
250
10
10
55
69
35
1
100
30
Vdd-0.7
Vdd-1.5
2.0
700
115
1.7
1.7
1.7
0.85
Unit
V
V
V
MHz
ppm
ppm
ppm
ppm
ppm
ppm
°C
°C
Vdd
Vdd
ms
ms
%
mA
mA
A
A
mA
V
V
V
ps
ns
ps
ps
ps
ps
25°C
25°C
Industrial
Extended Commercial
Pin 1, OE or
ST
Pin 1, OE or
ST
Pin 1, OE logic high or logic low, or
ST
logic high
Pin 1,
ST
logic low
Measured from the time Vdd reaches its rated minimum value.
In Standby mode, measured from the time
ST
pin crosses
50% threshold.
Contact SiTime
for tighter duty cycle
Excluding Load Termination Current, Vdd = 3.3V or 2.5V
OE = Low
OE = Low
Inclusive of initial tolerance, operating temperature,
rated power supply voltage, and load variations
Termination schemes in
Figures 1 and 2
- XX ordering code
Condition
LVPECL and LVDS, Common Electrical Characteristics
LVPECL, DC and AC Characteristics
ST
= Low, for all Vdds
Maximum average current drawn from OUT+ or OUT-
See
Figure 1(a)
See
Figure 1(a)
See
Figure 1(b)
20% to 80%, see
Figure 1(a)
f = 212.5 MHz - For other frequencies, T_oe = 100ns + 3 period
f = 100 MHz, VDD = 3.3V or 2.5V
f = 156.25 MHz, VDD = 3.3V or 2.5V
f = 212.5 MHz, VDD = 3.3V or 2.5V
f = 156.25 MHz, Integration bandwidth = 12 kHz to 20 MHz,
all Vdds
Rev 1.08
August 17, 2019
www.sitime.com

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2615  1866  2602  2020  585  53  38  41  12  32 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved